# Chapter 6

# MMIC Fabrication and Measurement

This chapter presents the performance characterisation of four prototype MMICs fabricated in this thesis: two 15GHz single-ended injection-lockable VCOs, a 24GHz differential crosscoupled VCO and a 1/6 synchronous static frequency prescaler operating at 24GHz. On-wafer measurement was carried out in the High Speed IC Laboratory at the ETH Zürich during a three week return trip to Switzerland. Measured results are compared to the simulated predictions and state-of-the-art data reported in the literature.

### 6.1 Fabrication

The IBM  $0.18\mu$ m SiGe BiCMOS7WL process was identified at the research planning phase as the optimal fabrication technology because of its lower cost, availability and highly refined state in terms of device model accuracy and design kit maturity. Refer to Section 2.5 for an overview of SiGe BiCMOS and the IBM technology.

The three VCO circuits, ET15G, ET15G\_V2 and XC24G were submitted for fabrication by the ETH Zürich as part of a Multiple Project Wafer (MPW) run. The frequency prescaler, SDIV6 was submitted by the Technical University of Dresden (TUD) also in a MPW run. Figure 6.1 shows the fabricated MPW wafer samples. Note that scribe lines<sup>9</sup> have been incorporated into the ETHZ chip, enabling sawing of the die into its constituent chips. This facilitates individual chip separation for bonded test board measurement if desired. The

<sup>&</sup>lt;sup>9</sup>Scribe lines consist of crack-stop structures placed in channels separating adjacent chip boundaries. The channel width is sufficient for the saw blade to pass through while possible stress fractures or damage to the wafer edge are mitigated via the crack-stop structure.

absence of scribe lines on the TUD MPW sample limits the testability to on-wafer probing only.



Figure 6.1. Fabricated IBM SiGe BiCMOS chip dies submitted by: (a) the Swiss Federal Institute of Technology Zürich and (b) the Technical University of Dresden. (1) 15GHz single-ended VCO, ET15G. (2) 15GHz single-ended VCO, ET15G\_V2. (3) 24GHz differential VCO, XC24G. (4) 24GHz 1/6 synchronous static frequency prescaler, SDIV6.

Refer to Appendix D for high resolution photographs of the individual fabricated MMICs. VCOs ET15G\_V3 and BT15G were not submitted for fabrication due to their poor simulated performance and MPW area and cost limitations.

# 6.2 On-Wafer Measurement

The High Speed IC Laboratory facilities of the IfE ETHZ were utilised to perform on-wafer measurement of the fabricated MMICs. Figure 6.2 shows the probe station and peripheral equipment used to capture RF spectrum and DC data. The extremely high fidelity probes are manually aligned to make electrical contact with chip bond pads and viewed using the attached microscope. Wafer probes in GND–Signal–GND and Signal–GND–Signal configurations were used to connect to RF input and output pads, while DC–GND–DC probes were used to connect to bias supply pads. The exact configurations are further illustrated in the test apparatus diagrams of Section 6.3, 6.5 and 6.6.

Figure 6.2(a) depicts three sample MPW dies bonded to a copper plate for measurements in triplicate. This plate provides better suction to the vacuum table, making it easier to achieve good electrical contact between the probes and chip bond pads. Measuring multiple chip samples allows validation of performance data and investigation of manufacturing yield and the effects of wafer process variation. The heat sinking capability of the plate also helps



Figure 6.2. ETHZ IfE High Frequency IC Laboratory equipment used to carry out on-wafer chip measurement. (a) Close up of DC supply probes (left and right) and Picco RF probe (top) contacting a MPW chip sample. (b) Karl Suss PM8 wafer probe station. (c) HP 8340B frequency synthesiser. (d) Battery powered DC supply. (e) Anritsu MS266BC 40GHz spectrum analyser. (f) SoftPlot data acquisition and plotting software.

#### 6.2 On-Wafer Measurement

to mitigate temperature gradient increases as a result of high power consumption, therefore improving the consistency of measurement data over the test duration. This is particularly important for the VCO circuits where transistor junction temperature changes have a direct impact on the centre resonant frequency.

VCO measurements were carried out using the battery powered DC supply, shown in Figure 6.2(d). The power pack eliminates the introduction of mains power supply noise into the VCO via the power rails and subsequent substrate coupled noise. In effect, giving a more accurate measurement of the inherent VCO noise performance by minimising the effect of external noise sources.

Measurement of the 24GHz differential VCO required an additional Hewlett-Packard (HP) digital power supply to provide a fixed current to the differential pair and output buffers. The digitally controlled power supply was also used to provide all DC inputs to the 1/6 frequency prescaler, where power consumption is much higher and noise behaviour characterisation is of lower priority compared to the division ratio and input signal sensitivity.

The HP 8340B frequency synthesiser of Figure 6.2(c) provides the input clock signal to the frequency prescaler and is capable of generating signals from 10MHz to 26.5GHz with output power between -20dBm and 7.4dBm. These power levels correspond to signals with approximately 32mV to 741mV amplitude.

The laptop and SoftPlot data acquisition software shown in Figure 6.2(f) were used to capture frequency spectrum data directly from the the Anritsu MS266BC 40GHz spectrum analyser of Figure 6.2(e). The manually recorded measurement data presented in this thesis is attached in Appendix C, however captured frequency spectrum are not included due to their large file size.

#### 6.2.1 Soft-start Power Application

To avoid damaging the MMICs during power-up, the DC biasing inputs were ramped from zero to their intended operating values whilst monitoring current flow. Monitoring or setting current limits ensures that current flow does not exceed safe levels to maintain electrical integrity. Possible fabrication errors which result in open or short circuits can be identified using this technique, without causing irreversible damage to the entire MPW die. Although the soft-start method does not assimilate real world power-up conditions including transients, latch-up effects and so on, it was used to minimise the risk of damaging the small number of chips available for testing.

#### Chapter 6

#### 6.2.2 De-imbedding Measurement Equipment

To determine actual circuit performance from the raw on-wafer measurement data, it is necessary to de-imbed the losses contributed by the measurement equipment. SMA cables, hybrid couplers, attenuators and wafer probes all have frequency dependent power transmission losses, typically specified in dB. In the single-ended measurement system, the process of de-imbedding simply involves adding/subtracting the amount of loss associated with each device in the output/input signal path, to the raw spectral data recorded in dBm. This is most efficiently performed using MATLAB and operating on the raw data as matrices.

Differential measurements are achieved using hybrid couplers, which add an additional level of complexity to the de-imbedding process. In this case, the cable losses in each differential path vary and must be treated separately until the hybrid coupler interface where the incident signal power is combined or divided. Figure 6.3 illustrates the differential measurement input and output signal paths while the following expressions show how the de-imbedding technique is implemented in MATLAB. Given the known input signal power,  $P_{in}$ , the power incident



Figure 6.3. Differential wafer measurement input and output signal paths including attenuation ( $\alpha_{atten}$ ), cable losses ( $L_{C1}-L_{C6}$ ) and power combing/dividing.

at the hybrid coupler input,  $P_{HC\Delta i}$  can be expressed in dBm as,

$$P_{HC\Delta i} = P_{in} - \alpha_{atten} - L_{C1}.$$
(6.1)

The equally divided hybrid coupler output can be expressed as,

$$P_{HC1} = P_{HC2} = P_{HC\Delta i} - 10\log_{10}(1/2)$$
(6.2)

$$\approx P_{in} - \alpha_{atten} - L_{C1} - 3. \tag{6.3}$$

#### 6.2 On-Wafer Measurement

 $P_{HC1}$  and  $P_{HC2}$  represent the same amount of power and their respective voltage signals have equal amplitude, however they are 180° out of phase. This generates a differential signal composed of  $P_{ICi}$  and  $P_{ICi.n}$ . Accounting for a second level of cable losses gives the expressions for the signal power incident on each chip input pad,

$$P_{ICi} = P_{HC1} - L_{C2} \tag{6.4}$$

$$\approx P_{in} - \alpha_{atten} - L_{C1} - L_{C2} - 3 \tag{6.5}$$

$$P_{ICi.n} = P_{HC2} - L_{C3} \tag{6.6}$$

$$\approx P_{in} - \alpha_{atten} - L_{C1} - L_{C3} - 3.$$
 (6.7)

The signal powers in dBm can be expressed in terms of voltage amplitude as,

$$P_{ICi} (dBm) = 10 \cdot \log_{10} \left( \frac{\left( \frac{V_{ICi \ RMS}^2}{50} \right)}{1 \times 10^{-3}} \right)$$
(6.8)

$$= 10 \cdot \log_{10} \left( \frac{\left( \frac{V_{ICi} \ amp}{\sqrt{2}} \right)^2}{50 \times 10^{-3}} \right)$$
(6.9)

$$= 10 \cdot \log_{10} \left( \frac{V_{ICi \ amp}^2}{0.1} \right) \tag{6.10}$$

and similarly,

$$P_{ICi_n} (dBm) = 10 \cdot \log_{10} \left( \frac{V_{ICi_n amp}^2}{0.1} \right).$$
(6.11)

Therefore, voltage signal amplitude is defined by,

$$V_{ICi\ amp}\ (V) = \sqrt{\frac{10^{(P_{ICi}/10)}}{10}} \equiv \sqrt{\frac{P_{ICi}\ (mW)}{10}}$$
(6.12)

$$V_{ICi_n amp}(V) = \sqrt{\frac{10^{(P_{ICi_n}/10)}}{10}} \equiv \sqrt{\frac{P_{ICi_n}(mW)}{10}}.$$
(6.13)

The differential signal amplitude can now be calculated by adding the voltage amplitudes since the signal paths are assumed to be exactly  $180^{\circ}$  out of phase,

$$V_{IC\_in\ amp} = V_{ICi\ amp} + V_{ICi\_n\ amp}$$
(6.14)

$$=\sqrt{\frac{10^{(P_{ICi}/10)}}{10}} + \sqrt{\frac{10^{(P_{ICi.n}/10)}}{10}}$$
(6.15)

where  $P_{ICi}$  and  $P_{ICi-n}$  are in dBm. The differential input power is then given by,

$$P_{IC\_in} \ (dBm) = 10 \cdot \log_{10} \left( \frac{\left(\frac{V_{IC\_in\ amp}}{\sqrt{2}}\right)^2}{50 \times 10^{-3}} \right)$$
(6.16)

$$= 10 \cdot \log_{10} \left( \sqrt{10^{(P_{ICi}/10)}} + \sqrt{10^{(P_{ICi}/10)}} \right)^2.$$
 (6.17)

Working backwards from the recorded spectrum analyser data,  $P_{out}$ , determines the actual differential output power at the chip pads,  $P_{IC\_out}$ . The signal power at the output of the hybrid coupler due to the summation of signal voltage amplitudes at its inputs can be expressed in dBm as,

$$P_{HC\Delta o} = P_{out} + L_{C6}. \tag{6.18}$$

Assuming hybrid coupler inputs are half the output power  $P_{HC\Delta o}$  then,

$$P_{HC3} = P_{HC4} = P_{HC\Delta o} - 10\log 10(1/2) \tag{6.19}$$

$$\approx P_{out} + L_{C6} - 3. \tag{6.20}$$

Individual chip pad powers are then determined by adding the losses of the differential cables resulting in,

$$P_{ICo} = P_{HC3} + L_{C4} \tag{6.21}$$

$$\approx P_{out} + L_{C4} + L_{C6} - 3$$
 (6.22)

$$P_{ICo_n} = P_{HC4} + L_{C5}$$
(6.23)

$$\approx P_{out} + L_{C5} + L_{C6} - 3. \tag{6.24}$$

The differential pad output signal is then calculated by adding the voltage amplitudes of the composite signals, which are assumed to be  $180^{\circ}$  out of phase and expressed as,

$$V_{ICo\ amp}\ (V) = \sqrt{\frac{10^{(P_{ICo}/10)}}{10}} \equiv \sqrt{\frac{P_{ICo}\ (mW)}{10}}$$
(6.25)

$$V_{ICo_n amp}(V) = \sqrt{\frac{10^{(P_{ICo_n}/10)}}{10}} \equiv \sqrt{\frac{P_{ICo_n}(mW)}{10}}.$$
(6.26)

The summation takes the same form as Eq. (6.15), with the input power expressions replaced with the output power expressions,

$$V_{IC\_out\ amp} = V_{ICo\ amp} + V_{ICo\_n\ amp} \tag{6.27}$$

$$=\sqrt{\frac{10^{(P_{ICo}/10)}}{10}} + \sqrt{\frac{10^{(P_{ICo_n}/10)}}{10}}.$$
(6.28)

Finally, the de-imbedded output power can be expressed in Watts as,

$$P_{IC\_out} (W) = \frac{\left(\frac{V_{IC\_out\ amp}}{\sqrt{2}}\right)^2}{50}$$
(6.29)

or in dBm as,

$$P_{IC\_out} \ (dBm) = 10 \cdot \log_{10} \left( \frac{\left(\frac{V_{IC\_out} \ amp}{\sqrt{2}}\right)^2}{50 \times 10^{-3}} \right)$$
(6.30)

$$= 10 \cdot \log_{10} \left( \sqrt{10^{(P_{ICo}/10)}} + \sqrt{10^{(P_{ICo.n}/10)}} \right)^2.$$
 (6.31)

#### 6.2.3 Phase Noise Measurement

Phase noise data quoted in this thesis is measured using the direct measurement technique described in [43] and illustrated in Figure 6.4. The technique involves measuring the sin-



Figure 6.4. Direct phase noise measurement technique using the centre frequency spectral power,  $P_s$  and the single side band noise power,  $P_{ssb}$  measured at  $f_m - f_0 = 1$ MHz offset and normalised to a 1Hz bandwidth.  $B_m$  = the measured bandwidth and  $B_M$  = the equivalent 1Hz bandwidth.

gle side band noise power,  $P_{ssb}$  in a 1Hz bandwidth, relative to the spectral power at the fundamental frequency,  $P_s$ . This is in accordance with Eq. (2.9) and can be expressed as,

$$\mathcal{L}(f_m) = \frac{P_{ssb}}{P_s} \tag{6.32}$$

where power values are in Watts, or expressed in dBc/Hz as,

$$\mathcal{L}(f_m) = 10\log P_{ssb} - 10\log P_s. \tag{6.33}$$

Furthermore, since power levels on the spectrum analyser are displayed in dBm, calculating the phase noise is as simple as,

$$\mathcal{L}(f_m) = P_{ssb} \ (dBm) - P_s \ (dBm) \tag{6.34}$$

assuming a measurement bandwidth of 1Hz. However, accurate capture of high frequency spectrum on screen requires much higher measurement bandwidths or spectrum analyser resolution bandwidths (RBWs). The measured noise power,  $P_m$  at the offset must then be normalised to the 1Hz noise bandwidth using the normalisation scale factor,

$$SF_{BW} = 10\log\frac{B_m}{B_M} \tag{6.35}$$

where  $B_m$  is the measurement bandwidth and  $B_M$  is the equivalent 1Hz noise bandwidth. The normalised single side band noise power in dBm then becomes,

$$P_{ssb} = P_m - SF_{BW}. (6.36)$$

Therefore the final expression for directly measured phase noise in dBc/Hz is,

$$\mathcal{L}(f_m) = P_m - SF_{BW} - P_s. \tag{6.37}$$

# 6.3 15GHz Single-ended VCO [ET15G] Measurement

On-wafer measurement of the 15GHz single-ended VCOs was performed using instrumentation configured in accordance with Figure 6.5. All measurements were systematically performed on three ET15G chips from three separate MPW dies. The key features of the test



**Figure 6.5.** Test instrumentation setup used to perform on-wafer characterisation of the two 15GHz singleended VCOs, ET15G and ET15G\_V2. The apparatus enables measurement of frequency, spectral power and DC power consumption data.

apparatus are the battery powered DC supply unit which eliminates mains power supply noise, minimum length coaxial cable for output signal connectivity to reduce signal loss, and data acquisition capability to accurately capture VCO spectral data. The IC is orientated 90° clockwise to align with the probe stations RF output probe fixture. Mounting the RF probes on the left and right hand sides of the apparatus aided connectivity with input and measurement equipment and minimisation of cable losses due to decreased cable length.

#### 6.3 15GHz Single-ended VCO [ET15G] Measurement

Basic VCO operation was confirmed with the application of DC supply voltages resulting in an oscillatory output signal observed on the spectrum analyser. VCO tuning behaviour was investigated by stepping the tuning voltage,  $V_{tune}$  from -3V to 0V in +0.2V increments and recording: output frequency, peak output spectral power and DC power supply current. The raw measurement data was de-imbedded and manipulated to determine the VCO frequency tunability, output voltage amplitude, RF output power, DC power consumption and power conversion efficiency characteristics displayed in Figure 6.6.



Figure 6.6. ET15G output characteristics measured over the tuning range  $V_{tune} = -3$  0V in +0.2V increments: (a) oscillation frequency, (b) voltage amplitude, (c) RF output power, (d) DC power consumption and (e) power conversion efficiency.

Although simulated and measured centre frequencies are approximately the same, the average measured tuning range of the three ET15G VCOs is 23.6MHz, compared to 417.8MHz predicted by post-layout circuit simulations. This is a reduction of approximately 94% in the fabricated circuit. All three chip samples exhibit this severe degradation of tuning capability, suggesting that a common layout issue may be the cause. However, the exact origin of this problem remains unresolved. The ET15G frequency tuning characteristic exhibits good continuity, however the limited range will likely significantly impact the phase range of the resultant phase shifting network.

The output amplitude decreases as the tuning voltage approaches zero, however it exhibits relatively linear behaviour with a mean value of 206.78mV. Although less than post-layout simulation results, the output swing is deemed more than sufficient for the application, since amplifiers are used at the output.

The RF output power generated by the VCO naturally has the same characteristic shape as the output voltage amplitude and ranges from  $350-480\mu$ W. DC power consumption remains relatively constant over tuning voltage variation but falls for  $V_{tune} \geq -0.6$ V. The maximum recorded DC power consumption is 5.22mW. The accuracy of current consumption measurements is limited by the single decimal point ammeter accuracy on the DC supply unit. As a result, the measured characteristic has low granularity in comparison to simulated power consumption results, however they are in reasonable agreement. Using the measured DC power consumption and RF output power, the VCO power conversion efficiency can be calculated. The fabricated VCO exhibits an efficiency figure between 7.68 – 9.87% over the tuning range.

ET15G frequency spectrum were captured at the tuning voltage limits,  $V_{tune} = 0$ V and -3V for the three MPW dies and displayed in Figure 6.7. All of the spectral plots exhibit the three distinct slope regions (modulated 1/f noise, resonator noise and noise floor) in the frequency side skirts as theorised in Leeson's oscillator phase noise model illustrated in Figure 2.10. Close-in frequency spurs appear symmetrically around the fundamental in the spectrum of chip 2 and 3 at  $V_{tune} = -3$ V. They represent discrete short-term causal effects such as harmonics, while the sidebands are the result of continuous nondeterministic random device noise and interference [43]. Table 6.1 shows the phase noise directly measured from each frequency spectrum at 1MHz offset from the fundamental. The measured data shows very good agreement with simulated post-layout extracted results.

The E-tuned VCO topology allows tuning by varying the transistor bias current as well as via the varactor voltage. This effectively changes the base-emitter junction capacitance and hence the frequency of the resonant loop. The highest measured ET15G frequency under default DC biasing was achieved by chip 1 at 14.556GHz, with  $V_{tune} = -3V$ . An alternative bias setup was investigated such that the VCO would generate an output at 15GHz. Figure 6.8 shows the 15GHz spectrum produced at the operating point:  $V_{cc} = 2.13V$ ,  $V_{bias} = 0.93V$  and  $V_{tune} = 0V$ . Simulation and measurement therefore indicate that ET15G

#### 6.3 15GHz Single-ended VCO [ET15G] Measurement



Figure 6.7. ET15G measured output frequency spectrum at  $V_{tune} = 0V$  and -3V for: (a) & (b) chip 1, (c) & (d) chip 2, and (e) & (f) chip 3.

Table 6.1. ET15G direct phase noise measurements at 1MHz offset from the fundamental, for chips 1– 3 and chip 1\* under modified bias conditions to operate at 15GHz. Simulated post-layout extracted phase noise figures are included for comparison.

| MMIC  | V (V)         | $\mathcal{L}(\Delta \omega = 1MHz) \ (dBc/Hz)$ |        |        |            |           |  |
|-------|---------------|------------------------------------------------|--------|--------|------------|-----------|--|
|       | $V_{tune}(V)$ | Chip 1                                         | Chip 2 | Chip 3 | Chip $1^*$ | Simulated |  |
|       | -3            | -92.02                                         | -89.62 | -90.39 | —          | -90.92    |  |
| E119G | 0             | -87.22                                         | -90.75 | -88.48 | -87.08     | -90.23    |  |

#### Chapter 6

is functionally suitable for implementation into the phase shifter network, however the tuning range is very limited. Refer to Table 6.3 for a comparison of ET15G performance against postlayout simulation, ET15G\_V2 performance and state-of-the-art VCOs fabricated in similar technologies.



Figure 6.8. ET15G frequency spectrum under modified bias conditions such that the output is at 15GHz:  $V_{cc} = 2.13V$ ,  $V_{bias} = 0.93V$  and  $V_{tune} = 0V$ .

# 6.4 15GHz Single-ended VCO [ET15G\_V2] Measurement

The test equipment configuration shown in Figure 6.5 was also used to measure the performance of the ET15G\_V2 15GHz single-ended VCO. All measurements were systematically performed on three ET15G\_V2 chips on three separate MPW dies.

Basic VCO operation was confirmed with the application of DC supply voltages resulting in an oscillatory output signal observed on the spectrum analyser. VCO tuning behaviour was investigated by stepping the tuning voltage,  $V_{tune}$  from -3V to 0V in +0.2V increments and recording: output frequency, peak output spectral power and DC power supply current. The raw measurement data was de-imbedded and manipulated to determine the VCO frequency tunability, output voltage amplitude, RF output power, DC power consumption and power conversion efficiency characteristics displayed in Figure 6.9.

The average measured tuning range is 230.7MHz, compared to 486.5MHz predicted by postlayout circuit simulation. Therefore, less than 50% simulated tuning range is actually achieved in the fabricated circuit, while the tuning characteristic is also shifted down by as much as 2GHz. ET15G\_V2 tuning range is approximately a factor of ten greater than the recorded tuning range of ET15G despite similar simulated tuning ranges. Unlike ET15G, the tuning characteristic of ET15G\_V2 does not exhibit a smooth transition from maximum to minimum

![](_page_13_Figure_0.jpeg)

# 6.4 15GHz Single-ended VCO [ET15G\_V2] Measurement

Figure 6.9. ET15G\_V2 output characteristics measured over the tuning range  $V_{tune} = -3$  0V in +0.2V increments: (a) oscillation frequency, (b) voltage amplitude, (c) RF power, (d) power consumption and (e) power conversion efficiency.

frequency. Instead, there are multiple step transitions in the oscillation frequency which complicate the accurate tuning of the VCO around these points. Essentially the sensitivity to  $V_{tune}$  in these regions is greatly increased.

The measured oscillation amplitude has an average value of 102.6mV and fluctuates minimally over the tuning voltage range. As such, the RF output power also remains relatively flat with a calculated average of 105.7 $\mu$ W. The output voltage and power are both less than post-layout simulations predict. In comparison to ET15G, this VCO has approximately half the signal amplitude and therefore a quarter of the RF power output.

#### Chapter 6

DC current measurements identify a maximum power consumption of 3.24mW, recorded by chips 2 and 3. This is approximately 2mW less than that consumed by ET15G and approximately equal to the mean of the post-layout simulated characteristic. ET15G\_V2 exhibits a power conversion efficiency between 2.2–4.2%, down from approximately 5% predicted by post-layout simulations. This is also about half the efficiency of ET15G, suggesting that the circuit parameter modifications to ET15G\_V2 and their associated resistive losses have impacted transistor current gain and hence the ability to convert DC power into oscillatory output energy.

ET15G\_V2 frequency spectrum were captured at the tuning voltage limits,  $V_{tune} = 0$ V and -3V for each of the three MPW dies and displayed in Figure 6.10. All of the spectral plots

![](_page_14_Figure_4.jpeg)

Figure 6.10. ET15G\_V2 measured output frequency spectrum at  $V_{tune} = 0V$  and -3V for: (a) & (b) chip 1, (c) & (d) chip 2, and (e) & (f) chip 3.

exhibit the three distinct slope regions (modulated 1/f noise, resonator noise and noise floor)

in the frequency side skirts as theorised in Leeson's oscillator phase noise model illustrated in Figure 2.10. The close-in frequency spurs that appeared in ET15G spectrum are no longer present, suggesting the harmonic clarity of the VCO has been improved. Table 6.2 shows the phase noise directly measured from each frequency spectrum at 1MHz offset from the fundamental. The measured data shows consistently worse phase noise performance for  $V_{tune} = -3V$  and up to 16.54dBc/Hz more noise than post-layout extracted results.

**Table 6.2.** ET15G\_V2 direct phase noise measurements at 1MHz offset from the fundamental, for chips 1–3 and chip 1\* under modified bias conditions to operate at 15GHz. Simulated post-layout extracted phase noise figures are included for comparison.

| MMIC     | V (V)         | $\mathcal{L}(\Delta \omega = 1MHz) \ (dBc/Hz)$ |        |        |            |           |  |
|----------|---------------|------------------------------------------------|--------|--------|------------|-----------|--|
|          | $V_{tune}(V)$ | Chip 1                                         | Chip 2 | Chip 3 | Chip $1^*$ | Simulated |  |
|          | -3            | -71.24                                         | -78.73 | -74.88 | -86.19     | -87.78    |  |
| E110G_V2 | 0             | -75.04                                         | -83.44 | -88.96 | —          | -84.42    |  |

The highest measured ET15G\_V2 frequency under default DC biasing was achieved by chip 1 at 13.456GHz, with  $V_{tune} = -3V$ . An alternative bias setup was investigated such that the VCO would generate an output at 15GHz. Figure 6.11 shows the highest obtainable ET15G\_V2 frequency at 14.095GHz, produced at the operating point:  $V_{cc} = 2.31V$ ,  $V_{bias} =$ 0.95V and  $V_{tune} = -3V$ . Measurement data therefore indicates that ET15G\_V2 may not be functionally suitable for integration into the phased shifter network due to inaccurate frequency synthesis.

![](_page_15_Figure_5.jpeg)

Figure 6.11. ET15G\_V2 frequency spectrum under modified bias conditions:  $V_{cc} = 2.31V$ ,  $V_{bias} = 0.95V$  and  $V_{tune} = -3V$ .

#### Chapter 6

Table 6.3 summarises the measured performance metrics of both 15GHz single-ended VCOs fabricated in IBM SiGe  $0.18\mu$ m BiCMOS technology as part of this thesis. Average values are calculated over the tuning range for each metric. The mean is then determined to provide a more accurate representation of VCO performance over multiple MPW dies rather than the measured performance of a single chip. The results are also compared against post-layout analog extracted simulation data and reported state-of-the-art VCO designs in similar technologies.

| Dof      | $Technology, f_t$                         | $f_{osc}$ | $f_{\Delta}$ | $P_{out}$ | $P_{DC}$ | $\mathcal{L}(\Delta\omega)$ |  |
|----------|-------------------------------------------|-----------|--------------|-----------|----------|-----------------------------|--|
| nej.     | Topology, Size $(\mu m^2)$                | (GHz)     | (MHz)        | (dBm)     | (mW)     | (dBc/Hz)                    |  |
|          | $0.18 \mu \mathrm{m}$ SiGe BiCMOS, 60GHz  |           |              |           |          |                             |  |
| ET15G    | Single-ended E-tuned, $1038 \times 630$   | 14.541    | 22.6         | -3.70     | 4.958    | -89.75                      |  |
|          | Analog Extracted Simulation               | 14.571    | 417.8        | -1.63     | 4.800    | -90.58                      |  |
|          | $0.18 \mu \mathrm{m}$ SiGe BiCMOS, 60GHz  |           |              |           |          |                             |  |
| ET15G_V2 | Single-ended E-tuned, $1038 \times 630$   | 13.230    | 230.7        | -9.80     | 3.064    | -78.72                      |  |
|          | Analog Extracted Simulation               | 15.110    | 486.5        | -7.96     | 3.219    | -86.10                      |  |
| [4]      | $0.25 \mu \mathrm{m}$ SiGe BiCMOS, 47GHz  | 15 15     | 1100         | _         | _        | 751                         |  |
| [4]      | Single-ended E-tuned                      | 15.15     |              |           |          | -70'                        |  |
| [4 4]    | $0.18 \mu \mathrm{m}$ SiGe BiCMOS, 200GHz | 16 45     | 2150         | 25        | 2 2 2 2  | 100                         |  |
| [44]     | Differential LC, $1000 \times 1200$       | 10.45     | 3150         | 2.0       | 3.338    | -100                        |  |
| [4]      | InGaP/GaAs HBT, 30GHz                     | 14.90     | 1600         | 0.82      |          | 115                         |  |
| [40]     | Differential LC, $1000 \times 800$        | 14.00     | 1000         | -0.85     | _        | -115                        |  |
| [27]     | AlGaAs/GaAs HBT, 85GHz                    | 15.6      | 600          | 4         | 75       | 110                         |  |
| [] []]   | Single-ended B-tuned, $1800 \times 1200$  | 15.0      | 000          | -4        | 75       | -110                        |  |
| [46]     | $0.09\mu m$ RF CMOS, 200GHz               | 15.97     | 406          | 10        | 5 76     | 105                         |  |
| [40]     | Differential LC, $340 \times 700$         | 10.27     | 496          | -10       | 5.76     | -105                        |  |
| [6]      | $0.25 \mu m$ SiGe BiCMOS, 47GHz           | 1.9       | 400          | 25        | 2.16     | 110                         |  |
| [6]      | Single-ended B-tuned                      | 4.0       | 400          | -3.5      |          | -110                        |  |

Table 6.3. Summary of ET15G and ET15G\_V2 measured performance, post-layout simulation and comparison to current state-of-the-art VCOs. Phase noise is quoted at 1MHz (†100kHz) offset from the fundamental.

# 6.5 24GHz Differential VCO [XC24G] Measurement

Figure 6.12 shows the configuration of test instrumentation used to obtain single-ended measurement data for the 24GHz differential cross-coupled VCO, XC24G. All measurements were systematically performed on three XC24G chips on three separate MPW dies. The apparatus uses a differential Signal–GND–Signal RF probe to connect to the output pads  $v_{out}$  and

#### 6.5 24GHz Differential VCO [XC24G] Measurement

![](_page_17_Figure_1.jpeg)

Figure 6.12. Test instrumentation setup used to perform on-wafer characterisation of the 24GHz differential VCO, XC24G. The apparatus enables measurement of frequency, spectral power and DC power consumption data.

 $v_{out\_n}$ .  $v_{out\_n}$  connects to the spectral analyser via a minimum length SMA cable and DC blocker. To present a balanced load to the VCO, an SMA cable of the same length (and hence similar frequency dependent losses), a DC blocker and 50 $\Omega$  termination are attached to the complementary differential signal,  $v_{out}$ . Since the spectrum analyser has a standard 50 $\Omega$  input impedance, the VCO sees an output impedance equivalent to that used during pre and post-layout test bench simulation. Without such a setup, the operational symmetry of the cross-coupled VCO core may be interrupted, causing unbalanced frequency pulling and producing unwanted phase error and harmonics in the output. However, the EF output buffers incorporated into the design should greatly reduce the influence of external loading on VCO performance.

Basic VCO operation was confirmed with the application of DC supply voltages, resulting in an oscillatory output signal observed on the spectrum analyser. VCO tuning behaviour was investigated by stepping the tuning voltage,  $V_{tune}$  from 1.8V to 4.8V in +0.2V increments and recording: output frequency, peak output spectral power and DC power supply current. The raw measurement data was de-imbedded and manipulated to determine the VCO frequency

![](_page_18_Figure_2.jpeg)

tunability, output voltage amplitude, RF output power, DC power consumption and power efficiency characteristics displayed in Figure 6.13.

Figure 6.13. XC24G output characteristics measured over the tuning range  $V_{tune} = 1.8$  4.8V in +0.2V increments: (a) oscillation frequency, (b) voltage amplitude, (c) RF power, (d) power consumption and (e) power conversion efficiency.

The tuning range characteristic shows an almost linear transition between the minimum and maximum resonant frequencies with an average range of 1.61GHz over the three measured chips. This is the same range as predicted by post-layout simulations however the centre frequency has shifted downward from 24.145GHz to 22.719GHz. Chip 1 and 2 tuning characteristics are practically identical, while chip 3 shows a further downward frequency shift of approximately 200MHz. The chosen differential topology and device selection obviously provides far greater frequency tunability in comparison to any of the single-ended VCO topologies investigated in this thesis, despite operating at the higher frequency of 24GHz.

The measured performance also correlates much better with post-layout simulated performance. It can be seen that the effectiveness of the varactors in the differential configuration is significantly improved and the layout parasitics do not cause degradation of performance to the same extent.

The output signal amplitude varies between 180–246mV over the three measured chips, which is down from post-layout simulations of greater than 300mV. However, this is still well above the specified frequency prescaler input voltage level of 100mV with additional margin for interconnection losses between the two circuits, assuming they are on the same die or connected via bond wires. In fact, Section 6.6 reveals that at 24GHz the fabricated prescaler will accurately divide an input signal amplitude of less than 10mV.

VCO RF output power was measured from  $325-603\mu$ W over the tuning range with a gradual increase as  $V_{tune}$  approaches 4.8V. All VCO samples display a similar trend, albeit at approximately half the output power predicted by post-layout simulation. DC power consumption is basically flat over the tuning range with an average of 23.53mW, approximately 10mW lower than the simulated average consumption. The positive slope of the RF power characteristic without significant increase in DC power consumption suggests that varactor capacitance variation at the HBT collector nodes is effecting transistor gain and hence the output swing into the EF buffers. The DC power consumption is large in comparison to the single-ended VCO topologies but justifiable when considering the number of active transistors in the VCO core, active current mirror structure and output buffer amplifiers. Oscillator power efficiency is low due to the high DC power consumption and ranges between 1.46% and 2.6%.

XC24G frequency spectrum were captured at the tuning voltage limits,  $V_{tune} = 1.8V$  and 4.8V for each of the three MPW dies and displayed in Figure 6.14. Output frequency drift made it difficult to capture high resolution VCO spectral content. The presence of spurious output frequencies is evident in all spectral diagrams, but perhaps more prominent in the sidebands of chip 2 and 3. Leeson's oscillator phase noise model illustrated in Figures 2.10 is harder to recognise in these plots, however Figure 6.14(a) does demonstrate this type of phase noise behaviour. Table 6.4 shows the phase noise directly measured from each frequency spectrum at 1MHz offset from the fundamental. The measured data shows up to 12.14dBc/Hz worse phase noise performance than post-layout extracted results, however the accuracy of the measured results is limited as they do not take into account the reduction of common mode noise in the real differential output.

The highest measured XC24G frequency under default DC biasing was achieved by sample chip 1 at 23.581GHz, with  $V_{tune} = 4.8$ V. An alternative bias setup was investigated such that the VCO would generate an output at 24GHz. Figure 6.15 shows the frequency spectrum

![](_page_20_Figure_2.jpeg)

Figure 6.14. XC24G measured output frequency spectrum at  $V_{tune} = 1.8V$  and 4.8V for: (a) & (b) chip 1, (c) & (d) chip 2, and (e) & (f) chip 3.

| Table 6.4. | XC24G direct phase noise measurements at 1MHz offset from the fundamental, for chips 1–3. |
|------------|-------------------------------------------------------------------------------------------|
|            | Simulated post-layout extracted phase noise figures are included for comparison.          |

| MMIC  | V (V)         | $\mathcal{L}(\Delta \omega = 1MHz) \ (dBc/Hz)$ |        |        |           |  |  |
|-------|---------------|------------------------------------------------|--------|--------|-----------|--|--|
|       | $V_{tune}(V)$ | Chip 1                                         | Chip 2 | Chip 3 | Simulated |  |  |
| VCD4C | 1.8           | -82.95                                         | -88.61 | -89.28 | -95.09    |  |  |
| AU24G | 4.8           | -82.47                                         | -82.09 | -90.01 | -93.59    |  |  |

produced at the modified bias point;  $V_{cc} = 2.2$ V,  $V_{bias} = 1$ V,  $I_{ref} = 4m$ A and  $V_{tune} = 5.46$ V. The fundamental frequency is located at 23.99GHz, however since the tuning voltage

![](_page_21_Figure_2.jpeg)

Figure 6.15. XC24G frequency spectrum under modified bias conditions:  $V_{cc} = 2.2V$ ,  $V_{bias} = 1V$ ,  $I_{ref} = 4mA$  and  $V_{tune} = 5.46V$ .

is already beyond the recommended varactor potential, it is not possible to find an operating point where the tunable range is centred around 24GHz. This means that a practical PLL for 24GHz automotive SRR utilising this VCO could only operate up to 24GHz before potentially losing frequency lock, provided that the tuning voltage is allowed to exceed the varactor potential specification.

Table 6.5 summarises the measured performance metrics of the 24GHz differential crosscoupled VCO fabricated in IBM  $0.18\mu$ m SiGe BiCMOS technology. Mean values are calculated over the tuning range for each metric and then averaged over the multiple MPW dies. The results are compared against post-layout analog extracted simulation data and reported state-of-the-art VCO designs in similar technologies.

#### 6.6 1/6 Frequency Prescaler [SDIV6] Measurement

On-wafer measurement of the frequency prescaler was carried out using both single-ended and differential techniques. The test instrumentation setup for single-ended prescaler measurement is illustrated in Figure 6.16. The input clock signal is provided by the HP 8340B frequency synthesiser, capable of generating signals from 10MHz to 26.5GHz with output power between -20dBm and 7.4dBm. These power levels correspond to signals with amplitude approximately 31.6mV to 741.3mV. Given that post-layout simulations of prescaler Table 6.5. Summary of XC24G measured performance, post-layout simulation and comparison to currentstate-of-the-art VCOs. Phase noise is quoted at 1MHz (†100kHz) offset from the fundamental(‡PLL phase noise).

| Dof   | Technology, $f_t$                        | $f_{osc}$ | $f_{\Delta}$ | $P_{out}$ | $P_{DC}$   | $\mathcal{L}(\Delta \omega)$ |  |
|-------|------------------------------------------|-----------|--------------|-----------|------------|------------------------------|--|
| nej.  | Topology, Size $(\mu m^2)$               | (GHz)     | (GHz)        | (dBm)     | (mW)       | (dBc/Hz)                     |  |
|       | $0.18 \mu m$ SiGe BiCMOS, 60GHz          |           |              |           |            |                              |  |
| XC24G | Differential LC, $776 \times 776$        | 22.719    | 1.61         | -3.45     | 23.53      | -85.90                       |  |
|       | Analog Extracted Simulation              | 24.145    | 1.611        | -0.13     | 33.12      | -94.34                       |  |
|       | $0.18 \mu m$ CMOS, $45 GHz$              |           |              |           |            |                              |  |
| [47]  | 12GHz VCO + $f$ -doubler, 680×850        | 25.1      | 3            | -18.8     | 11         | -99.9                        |  |
|       | Complementary LC, $640 \times 850$       | 21.6      | 1.5          | -4.2      | 45         | -101.7                       |  |
| [48]  | $0.15 \mu \mathrm{m}$ GaAs mHEMT, 120GHz | 22 55     | 1.4          | 9         | 220        | 02                           |  |
|       | 12GHz Push-Push, 1800 $\times 2000$      | 23.55     |              |           |            | -92                          |  |
| [40]  | $0.25 \mu m$ SiGe BiCMOS, 92GHz          | 24.95     | 0.0          | 0         | <i>C C</i> | 100                          |  |
| [49]  | Differential LC, $550 \times 650$        | 24.65     | 2.0          | -9        | 0.0        | -100                         |  |
| [=0]  | Infineon SiGe B7HF, 75GHz                | 94.4      | 1.0          | 10        | 91 G       | 20                           |  |
| [00]  | Differential LC, $890 \times 890$        | 24.4      | 1.0          | -10       | 21.0       | -89                          |  |
| [21]  | $0.8\mu m$ ATMEL SiGe1, 50GHz            | 02 F      | 0.49         | 10        | 190        | 201                          |  |
| [51]  | 8GHz VCO + $f$ -tripler, 300×600         | 25.0      | 0.42         | -10       | 160        | -801                         |  |
| [50]  | $0.13\mu m$ SiGe BiCMOS, 166GHz          | 22.75     | 4 7          | 0.9       | 14 5       | -104.3 <sup>‡</sup>          |  |
|       | Differential LC                          | 22.10     | 4.1          | -0.0      | 14.0       |                              |  |

input sensitivity reveal a minimum of -44.61dBm, it is necessary to incorporate a 20dB attenuator at the signal generator output to produce the lower power levels required to investigate the measured input sensitivity performance. The clock signal is then connected via a minimum length SMA cable and differential Signal–GND–Signal RF probe to the  $v_{clk}$  input. The complementary differential input,  $v_{clk,n}$ , is also connected to a SMA cable of the same length, however it is terminated by a 50 $\Omega$  load. This ensures that the prescaler is presented with a balanced input impedance. The digital HP power supply unit connects to the bias pads via DC wafer probes to provide the bias signals:  $V_{cc} = 4.2$ V,  $V_{ref,clk} = 2$ V and  $V_{ref} = 2.4$ V. A current limit of  $I_{ref} = 4$ mA is set for the  $V_{ref}$  supply to avoid current mirror output fluctuations due to voltage supply noise and chip temperature effects. Such fluctuations would directly effect the bias current supply to each ECL D-latch and EF level shifter within the synchronous static prescaler core, as well as the double EF output buffer. The output is connected to the spectrum analyser and data acquisition system in a similar manner to the input. However in this case,  $v_{out}$  is terminated by a 50 $\Omega$  load and the complementary differential output  $v_{out,n}$  is the measured signal.

#### 6.6 1/6 Frequency Prescaler [SDIV6] Measurement

![](_page_23_Figure_1.jpeg)

**Figure 6.16.** Test apparatus used to perform single-ended on-wafer characterisation of the 1/6 synchronous static frequency prescaler, SDIV6. The test setup enables measurement of frequency, spectral power and DC power consumption data.

While the single-ended measurement technique is a commonly used method of evaluating the performance of fabricated frequency dividers of a differential signal nature [26, 25, 22], differential prescaler measurement was also undertaken. Due to time limitations, differential measurement was only performed on a single MPW sample, chip 1. The aim is to verify the accuracy of single-ended measurement data and identify any significant performance differences when the prescaler is excited by a true differential input. It is envisaged, that a true differential signal may improve the switching transition speed of the ECL D-latches by driving both sides of the clock current steering differential pair harder. This mechanism controls the track and hold differential stage transitions. The differential output spectrum is also expected to display better noise floor due to the elimination of common mode components, generated both on-wafer and by external test rig sources. The test setup for differential frequency prescaler measurement is illustrated in Figure 6.17. The frequency synthesiser and

![](_page_24_Figure_2.jpeg)

**Figure 6.17.** Test apparatus used to perform differential on-wafer characterisation of the 1/6 synchronous static frequency prescaler, SDIV6. The test setup enables measurement of frequency, spectral power and DC power consumption data.

spectrum analyser are both single signal output and input devices respectively. As such, it is necessary to split the input into a differential signal and combine the differential output for measurement. This is achieved using 180° hybrid couplers. A hybrid coupler can be configured to output either the sum or the difference of its input signals. In the presented configuration, the input hybrid coupler splits the signal from the frequency synthesiser into two equal signals each of half the input power in Watts, or approximately 3dB less than the input power in dB, and 180° out of phase. Conversely, the output hybrid coupler produces the difference of the two output signals which are in opposite phase orientation, therefore essentially adding their respective signal powers. The addition of hybrid couplers in the test apparatus complicates the data analysis required in the de-imbedding process as documented in Section 6.2.2. Compounding this is the additional stage of cabling required, causing further

#### 6.6 1/6 Frequency Prescaler [SDIV6] Measurement

signal attenuation. Additionally, signals in each differential path suffer different attenuation due to the variation of frequency dependent cable losses. This effect becomes more prominent at high frequency and potentially unbalances the symmetry of the composite differential signals and their relative phase relation to each other. The remainder of the differential test setup is reused from the single-ended equipment configuration.

Self oscillation of the prescaler was observed with the application of DC bias voltages for all three MPW chip samples. The spectral plots of Figure 6.18 represent the self generated oscillations measured at the prescaler output in the absence of an input signal. All self-

![](_page_25_Figure_3.jpeg)

Figure 6.18. Measured SDIV6 self-oscillation frequency spectrum using single-ended (chips 1–3) and differential (chip 1) measurement techniques.

oscillation frequencies are within 80MHz of the designed output divided frequency of 4GHz, given a 24GHz input signal. The circuits natural tendency to oscillate at this frequency explains the very low voltage required to drive the prescaler at 24GHz. Essentially, when  $v_{clk} = 0$ V, the current distribution through each D-latch is symmetrical with  $v_{out} \approx 0$ V. Thus, the prescaler core contains multiple cascaded D-latches behaving like non-inverting differential amplifiers with a wired inversion feedback path creating a phase shift of 180° (or  $\pi$ ). When the total loop phase shift is  $2\pi$ , the Barkhausen criterion are met and the circuit oscillates.

To confirm that the prescaler exhibits accurate divide-by-6 functionality, a 24GHz input signal was applied to the input pads in both single-ended and differential test setups. Due to the limited output power capability of the signal generator at 24GHz and the inclusion of the attenuator, the specified input clock amplitude of  $100 \text{mV}^{10}$  (or -10dBm) could not be reached. Instead, the maximum achievable amplitude was approximately 58.88mV (or

<sup>&</sup>lt;sup>10</sup>100mV per differential input, where  $v_{clk_n} = -v_{clk}$ .

-14.6dBm)<sup>11</sup>. The combined frequency spectrum of Figure 6.19(a) shows that despite the reduced input amplitude, accurate 1/6 division is exhibited by each measured chip, producing an exact 4GHz output from the 24GHz input. The plots also demonstrate the mutual accuracy of both single-ended and differential measurement techniques. Figure 6.19(b) shows

![](_page_26_Figure_3.jpeg)

Figure 6.19. (a) Measured SDIV6 single-ended (chip 1–3) and differential (chip 1) output frequency spectrum given an input clock signal of -14.6dBm power (equivalent to 59mV voltage amplitude) at 24GHz. (b) Measured SDIV6 chip 1 differential output frequency spectrum including the associated frequency components out to 10MHz from the fundamental.

a differentially measured output spectrum of chip 1 including frequencies out to 10MHz from the centre frequency at 4GHz. Additional frequency components are observed from approximately  $\pm 4.5$ MHz offset from the fundamental.

The next phase of testing investigated the sensitivity of the prescaler, to gain an understanding of the signal levels required to maintain an accurate division ratio over a broad input frequency range, including the designed frequency of 24GHz. The input sensitivity characteristic is typically the dominant means of quantifying a frequency dividers performance. By varying the input signal provided from the frequency synthesiser in both frequency and power, the minimum power necessary to produce an output at  $f_{clk}/6$  was recorded. Collating the results and plotting against the input frequency gives the measured input sensitivity characteristic shown in Figure 6.20.

The characteristic is classically displayed in decibels however additional insight can be gained by expressing the characteristic in Volts since these are the units typically used when specifying the input and output signal requirements of PLL building blocks. A differential input of 100mV at 24GHz was assumed during prescaler design and simulation and is considered to

 $<sup>^{11}\</sup>mathrm{This}$  assumes 20dBm fixed attenuation and an estimated 2dB cable loss at 24GHz.

#### 6.6 1/6 Frequency Prescaler [SDIV6] Measurement

![](_page_27_Figure_1.jpeg)

Figure 6.20. Measured SDIV6 single-ended and differential input sensitivity: (a) in dBm, and (b) in mV. Simulated post-layout analog extracted input sensitivity is included for comparison.

be a realistic representation of the input levels within a PLL, on chip. The input sensitivity plot indicates that a 1/6 division factor is achieved over the entire measured frequency range 3–26GHz for an input of this magnitude. In fact, provided the input is at least 81.56mV (-11.77dBm) according to single-ended data, and 93.71mV (-10.56dBm) according to differential data, the prescaler functionality is assured between 3–26GHz. Mentally extrapolating the characteristic<sup>12</sup>, one could hypothesise accurate prescaler division up to 30GHz for a 100mV (-10dB) input. Unfortunately, due to equipment limitations the upper frequency limit of operation could not be determined. The low-frequency response stops at 3GHz and is limited by the slew-rate of the sinusoidal input signal. Table 6.6 contains the observed minimum input power and voltage points and the frequency at which they occur. Alternatively, these points can be viewed as the points of maximum prescaler sensitivity. The data reveals that at 24GHz, a signal of amplitude 10.8mV will be divided accurately irrespective of whether it is a single-ended or differential type input. The characteristic is consistent with the general shape of SiGe static frequency dividers recently reported in the literature [29, 53, 26, 54, 24, 55]. Included in the input sensitivity plots is the simulated post-layout

<sup>&</sup>lt;sup>12</sup>Assuming a similar levelling off curve at higher input frequencies, akin to post-layout simulation.

#### Chapter 6

| MMIC  | Data Type                | $P_{clk} \ (dBm)$ | $v_{clk} \ (mV)$ | $f_{clk}$ (GHz) |
|-------|--------------------------|-------------------|------------------|-----------------|
|       | Single-ended Measurement | -41.98            | 2.518            | 23.5            |
| SDIV6 | Differential Measurement | -36.62            | 4.664            | 24              |
|       | Extracted Simulation     | -44.61            | 1.859            | 27              |

 Table 6.6. Maximum measured prescaler input sensitivity and comparison to simulated post-layout analog extracted data.

analog extracted characteristic indicating a narrowing of the notch style frequency response. The post-layout results predict a much greater sensitivity over the frequency range 8–32GHz and suggest that a signal of 24mV (-22.4dBm) would be sufficient to drive the prescaler. The measured minimum also occurs 4GHz lower in frequency than the simulated minimum of 1.859mV (-44.61dBm) at 27GHz.

The RF output power was measured during input sensitivity testing and presented in Figure 6.21, along with the calculated output voltage assuming a 50 $\Omega$  load. Ideally, with an output buffer amplifier incorporated in the prescaler design, the output voltage and hence power would remain relatively constant over the entire operational frequency range. Thus providing a consistent and large enough signal to drive the following circuitry amidst temperature and process fluctuations. In practice however, this is difficult to achieve given the nonlinear relationship between the required input power and the frequency. The output power ranges between -27.01dBm (14.11mV) and -8.65dBm (116.8mV) under single-ended operation and between -19.16dBm (34.83mV) and -3.54dBm (210.3mV) under differential operation. The output power peaks at the intended output frequency of 4GHz and is the result of a 24GHz input signal of only 4.664mV (-36.62dBm). The differential output voltage characteristic is approximately twice as large, or 6dBm larger in terms of power, as the single-ended measurement between 2.167GHz and 4GHz. Fluctuation in the differential output characteristic may be attributed to variation in the 180° phase relationship between  $v_{out}$  and  $v_{out,n}$ , caused by inconsistent cable losses before the hybrid coupler. It may also be the result of an identical effect after the hybrid coupler at the prescaler input. These losses become even more prominent at the input as frequency increases towards the maximum 26GHz.

DC current consumption was also recorded during input sensitivity testing for bias supplies,  $V_{cc}$  and  $V_{ref\_clk}$ .  $V_{ref}$  is current limited to  $I_{ref} = 4$ mA by the power supply and is therefore constant throughout the test. Figure 6.22 shows the total chip current and power consumption versus the output frequency. All three MPW samples exhibit relatively constant current consumption and only vary within approximately 3mA over the measurement range. It is not possible to directly measure the power consumption of the individual D-latches and output

![](_page_29_Figure_1.jpeg)

Figure 6.21. Measured SDIV6 single-ended and differential: (a) output power in dBm, and (b) output voltage in mV, recorded during input sensitivity testing.

![](_page_29_Figure_3.jpeg)

Figure 6.22. Measured SDIV6 single-ended and differential: (a) current, and (b) power consumption during input sensitivity testing.

buffer amplifier internal to the fabricated prescaler, however an estimate can be made using the total chip data and assuming that the EF output buffer tail bias current is an exact replica of the current mirror current,  $I_{ref} = 4$ mA set by the DC power supply limit. The differential double-stage EF output buffer is therefore estimated to consume 16mA or 67.2mW. The following expression can then be used to estimate the current and power consumed per Dlatch in mA and mW respectively,

$$I_{D-latch} (mA) \approx \frac{\overline{I_{V_{CC}}} - 16}{6}$$
(6.38)

$$P_{D-latch} (mW) \approx V_{CC} \cdot I_{D-latch}$$
(6.39)

where  $\overline{I_{V_{CC}}}$  is the mean measured current supplied to the divider core and output buffer by the DC bias voltage  $V_{cc}$ , over the input sensitivity test frequency range. Table 6.7 shows the estimated per D-latch current and power consumption, measured total chip consumption and post-layout simulated results of the same quantities. In summary, the measured

| MMIC  | Data               | Chip 1  | Chip 2  | Chip 3  | Chip 1 | Cimerlated |
|-------|--------------------|---------|---------|---------|--------|------------|
| MMIC  |                    | (S-End) | (S-End) | (S-End) | (Diff) | Simulatea  |
|       | $I_{D-latch}$ (mA) | 12.034  | 12.467  | 11.399  | 12.092 | 15.071     |
| SDIVG | $P_{D-latch}(mW)$  | 50.543  | 52.486  | 47.877  | 50.786 | 63.398     |
| SDIVO | $I_{Total} (mA)$   | 92.35   | 95.12   | 88.54   | 92.70  | 112.972    |
|       | $P_{Total} (mW)$   | 380.35  | 391.99  | 364.35  | 381.81 | 467.340    |

 Table 6.7. Estimated prescaler D-latch and mean total chip current and power consumption measured during input sensitivity testing. Simulated schematic values are also included for comparison.

prescaler draws a mean total current of 92.70mA under differential excitation, with an estimated per latch current draw of 12.092mA. This is approximately 18–20% lower than the results predicted by analog extracted simulations.

Table 6.8 summarises the measured performance metrics of the 24GHz synchronous static 1/6 frequency prescaler fabricated in IBM  $0.18\mu$ m SiGe BiCMOS technology. The results are compared against post-layout analog extracted simulation data and reported state-of-the-art frequency divider designs in similar technologies.

| Table 6.8. | Summary     | of SDIV   | 6 measured    | performance,  | post-layout | simulation | and | comparison | to | the |
|------------|-------------|-----------|---------------|---------------|-------------|------------|-----|------------|----|-----|
|            | current sta | ate-of-th | e-art frequen | icy dividers. |             |            |     |            |    |     |

| Ref         | Technology, $f_t$                            | $P_{clk_{min}}$ | $f_{P_{clk_{min}}}$ | $f_{BW}$    | $P_{Total}$ | fu/f        |
|-------------|----------------------------------------------|-----------------|---------------------|-------------|-------------|-------------|
| <i>nej.</i> | Topology, Size $(\mu m^2)$                   | (dBm)           | (GHz)               | (GHz)       | (mW)        | Jclk / Jout |
|             | $0.18 \mu \mathrm{m}$ SiGe BiCMOS, 60GHz     |                 |                     |             |             |             |
| SDIV6       | Sync. Static ECL, $776{\times}776$           | -36.62          | 24                  | 3 - 26      | 381.81      | 24/4        |
|             | Analog Extracted Simulation                  | -44.61          | 27                  | 8 - 32      | 467.34      | 24/4        |
|             | $0.5\mu\mathrm{m}$ SiGe HBT, 80GHz           |                 |                     |             |             |             |
| [56]        | Dynamic Regenerative, $220{\times}170$       | -4              | 24                  | 23.7 - 24.9 | 132         | 24/12       |
|             | Async. Static ECL, $450 \times 200$          | —               | -                   | $<\!12.5$   | 66          | 12/1.5      |
| [50]        | Infineon SiGe B7HF, 75GHz                    | 4.4             | 01                  | 7 99        | 89 G        | 24/0.75     |
| [50]        | Async. Static ECL, $890 \times 890$          | -44             | 21                  | 1-20        | 82.0        | 24/0.75     |
|             | $0.25 \mu \mathrm{m}$ SiGe:C BiCMOS, 190GHz  |                 |                     |             |             |             |
| [99]        | Dynamic Regenerative , $370{\times}475$      | -18             | 13                  | 22 - 93     | 175         | 2           |
| [23]        | Static ECL, $380 \times 475$                 | -33             | 30                  | 5 - 50      | 217.5       | 2           |
|             | Async. Dynamic + 4 Static, $655 \times 475$  | -14             | 24                  | 25 - 76     | 1010        | 32          |
|             | $0.25 \mu \mathrm{m}$ SiGe:C BiCMOS, 200GHz  |                 |                     |             |             |             |
| [22]        | Static ECL, $1000 \times 500$                | -24             | 50                  | 18 - 71.5   | 140         | 2           |
|             | Dynamic Regenerative , $1000{\times}500$     | -1.4            | 80                  | 24 - 103    | 195         | 2           |
|             | $0.15 \mu \mathrm{m}$ SiGe:C Bipolar, 200GHz |                 |                     |             |             |             |
| [25]        | Async. Static ECL, $550 \times 450$          | -19             | 70                  | 2 - 86.2    | 900         | 32          |
|             | Dynamic Regenerative , $550{\times}450$      | -19             | 41                  | 35 - 110    | 310         | 2           |
|             | $0.13 \mu \mathrm{m}$ SiGe BiCMOS, 230GHz    |                 |                     |             |             |             |
| [57]        | Static ECL w/ EF, $515 \times 473$           | -22             | 66                  | 2 - 80      | 145         | 2           |
|             | Static ECL w/o EF, $502 \times 360$          | -42             | 77                  | 18 - 100    | 122         | 2           |
| [= 2]       | $0.18 \mu \mathrm{m}$ SiGe BiCMOS, 120GHz    | 20              | 41                  | 9 51        | 4056        | 0           |
| ျခချ        | Async. Static $E^2CL$                        | -29             | 41                  | 2-31        | 4030        | 0           |
| [FO]        | $0.25 \mu \mathrm{m}$ SiGe:C BiCMOS, 190GHz  | 10              | 95                  | 22.02       | 175         | 0           |
| [00]        | Dynamic Regenerative , $295{\times}475$      | -18             | 20                  | 22-95       | 175         | 2           |
| [F0]        | $0.15 \mu m$ GaAs PHEMT, 95GHz               |                 |                     | E 707       | 100         | 20 /1 /     |
| [59]        | Dynamic Regenerative , $3000{\times}1500$    | _               | _                   | D.1%        | 100         | 28/14       |
| [60]        | $0.5\mu\mathrm{m}$ InP DHBT, 301GHz          | 96              | 07                  | 2 150       | 650.9       | n           |
|             | Static ECL w/ L-peaking, $493{\times}473$    | -90             | 01                  | 3-132       | 009.8       | 2           |

# Chapter 7 Conclusion

This chapter summarises the outcomes of the thesis with respect to the research motivations and discusses the scope of possible future work.

# 7.1 Thesis Conclusions

The use of negative resistance theory has been demonstrated in the design of two 15GHz single-ended injection-lockable VCOs (ET15G and ET15G\_V2) fabricated in an IBM 0.18 $\mu$ m SiGe BiCMOS technology with  $f_t = 60$ GHz. A Colpitts based emitter-tuned topology has been implemented allowing injection-locking via the output port. The simulated and measured performance metrics are summarised in Table 7.1. ET15G exhibits slightly better

 Table 7.1. Simulated and measured performance metrics of the SiGe VCO MMICs developed in this thesis for frequency synthesis in mm-wave devices.

| Chip     | Data Tura | $f_{osc}$ | $f_{\Delta}$ | Pout   | $P_{DC}$ | η     | $\mathcal{L}(\Delta \omega)$ |
|----------|-----------|-----------|--------------|--------|----------|-------|------------------------------|
|          | Data Type | (GHz)     | (GHz)        | (dBm)  | (mW)     | (%)   | (dBc/Hz)                     |
| ET15G    | Measured  | 14.541    | 0.0226       | -3.70  | 4.958    | 8.63  | -89.75                       |
|          | Simulated | 14.571    | 0.4178       | -1.63  | 4.800    | 14.33 | -90.58                       |
| ETITO VO | Measured  | 13.230    | 230.7        | -9.80  | 3.064    | 3.45  | -78.72                       |
| E115G_V2 | Simulated | 15.110    | 486.5        | -7.96  | 3.219    | 4.98  | -86.10                       |
| XC24G    | Measured  | 22.719    | 1.61         | -3.446 | 23.528   | 1.95  | -85.90                       |
|          | Simulated | 24.145    | 1.611        | -0.129 | 33.122   | 2.933 | -94.34                       |

performance than ET15G\_V2 in terms of frequency accuracy and phase noise, however both circuits suffer significant reduction in tuning range from predicted post-layout simulation results. As such, both circuits are unable to be tuned to 15GHz under the designed bias

#### 7.1 Thesis Conclusions

and tuning voltage specifications. An alternative biasing setup for ET15G has generated an output at 15GHz, rendering it suitable for implementation in the intended Ka-Band antenna beam-forming network.

The suitability of SiGe BiCMOS technology in the emerging automotive SRR market has been demonstrated through the design of a differential cross-coupled VCO (XC24G) and multi-stage synchronous static frequency prescaler (SDIV6) for PLL based frequency synthesis at 24GHz. Both MMICs are fabricated in an IBM  $0.18\mu$ m SiGe BiCMOS process with  $f_t = 60$ GHz and exhibit excellent performance. Negative resistance theory and statistical process variation analysis techniques have been utilised in the VCO design and functional verification. The importance of statistical manufacturing process variation analysis for SiGe MMIC design has been highlighted, and its applicability in the academic research environment where such rigours are seldom considered. Measured 24GHz VCO performance metrics are summarised in Table 7.1, indicating good tuning range and a centre frequency approximately 1.3GHz lower than required. Under modified bias conditions, 24GHz output was achieved, therefore making the VCO suitable for automotive SRR applications. The synchronous static 1/6 frequency prescaler exhibits one of the best broadband input sensitivity characteristics reported in the literature to date, with more than adequate output power and hence driving capability. A summary of prescaler performance appears in Table 7.2. A differential mea-

**Table 7.2.** Simulated and measured performance metrics of the SiGe prescaler MMIC developed in thisthesis for frequency synthesis in mm-wave devices. Note – input sensitivity,  $P_{clk}$  is quoted fora 4GHz output frequency only and may not represent the minimum observed.

| Chip  | Data Type | $P_{clk}$<br>(dBm) | $ \begin{array}{c} f_{BW} \\ (GHz) \end{array} $ | $P_{out}$<br>(dBm) | $\begin{array}{c} P_{DC} \\ (mW) \end{array}$ |
|-------|-----------|--------------------|--------------------------------------------------|--------------------|-----------------------------------------------|
| SDIVC | Measured  | -36.62             | 3-26                                             | -3.54              | 381.81                                        |
| 50100 | Simulated | -33.18             | 8-32                                             | 1.83               | 467.34                                        |

surement technique has been successfully implemented, showing good agreement with more commonly used single-ended frequency divider characterisation. Although prescaler power consumption is high, accumulation of signal jitter has been minimised. Given the VCO output level and the prescaler input sensitivity, interoperability within the intended 24GHz PLL for UWB automotive SRR is guaranteed with minimal system phase noise impact.

While measured results show reasonable agreement with post-layout simulations for all MMICs, VCO frequency is particularly susceptible to discrepancies or deficiencies in the accuracy of

device and parasitic modelling at mm-wave frequencies. Coupled with the small tuning capability of the VCOs, makes it difficult to achieve the desired oscillation frequency in a single prototyping wafer run.

In conclusion, through verified chip prototyping, this thesis confirms the practicability of recent SiGe BiCMOS technology advances for the implementation of low-cost integrated frequency synthesis circuits in mm-wave devices.

# 7.2 Future Directions

Design tool licensing restrictions and limited time to perform physical chip measurement have prevented further investigation into some of the open questions identified in this research. The following is a list of potential future work within the project scope.

- Isolation of the cause of the significant discrepancy between simulated and measured 15GHz VCO tuning capability. Further investigation could indicate the existence of a possible design or layout fault.
- The differential on-wafer measurement technique used in the frequency prescaler characterisation could also be applied to the differential 24GHz VCO. Comparison with single-ended measurement data would provide verification of results and closer modelling of the simulated system.
- The upper frequency limit of prescaler operation was unable to be determined due to the 26.5GHz output limit of the HP 8340B frequency synthesiser used as the input clock source for testing. A higher frequency device could be used to determine this important characteristic.
- It would be interesting to investigate the effects of temperature variation on SiGe MMIC performance and compare to competing mm-wave technologies. Temperature effects on 24GHz automotive SRR circuits are particularly relevant given the extreme environmental and atmospheric conditions in which they would be expected to operate in reliably.
- Integration of the differential VCO and frequency prescaler with the remaining PLL components shown in Figure 1.3 in a SoC would be the obvious next step towards an operational 24GHz UWB automotive SRR receiver. The ultimate goal being a full 24GHz SRR system developed in low-cost SiGe technology for the automotive market.

#### 7.2 Future Directions

• This thesis has proven the suitability of the moderate performance IBM BiCMOS7WL technology for MMIC design up to 24GHz. However, a higher performance SiGe technology with  $f_t > 60$ GHz (IBM BiCMOS7HP with  $f_t = 120$ GHz or BiCMOS8HP with  $f_t = 200$ GHz for example) could provide performance gains in terms of VCO tunability, lower power operation, higher device gain and broader prescaler operational frequency. Therefore, the cost versus performance benefits of a higher  $f_t$  SiGe technology could be investigated.
## Appendix A

### **Schematics**

This appendix contains the final optimised circuit schematics of the MMICs designed and tested in this thesis. The layout cell views submitted for fabrication were generated from these schematics.



Figure A.1. ET15G 15GHz E-tuned single-ended VCO top level schematic including VCO core, bond pads, substrate ties and power supply decoupling capacitors.



Figure A.2. ET15G 15GHz E-tuned single-ended VCO core schematic utilising the tuning varactor connected to the emitter of the transistor.



Figure A.3. ET15G 15GHz E-tuned single-ended VCO test bench schematic used to simulate pre-layout schematic and post-layout analog extracted VCO performance.



**Figure A.4.** ET15G\_V2 15GHz E-tuned single-ended VCO top level schematic including VCO core, bond pads, substrate ties and power supply decoupling capacitors.



Figure A.5. ET15G\_V2 15GHz E-tuned single-ended VCO core schematic utilising the tuning varactor connected to the emitter of the transistor.



Figure A.6. ET15G\_V2 15GHz E-tuned single-ended VCO test bench schematic used to simulate prelayout schematic and post-layout analog extracted VCO performance.



**Figure A.7.** ET15G<sub>-</sub>V3 15GHz E-tuned single-ended VCO top level schematic including VCO core, bond pads, substrate ties and power supply decoupling capacitors.



**Figure A.8.** ET15G\_V3 15GHz E-tuned single-ended VCO core schematic utilising the tuning varactor connected to the emitter of the transistor.



**Figure A.9.** ET15G\_V3 15GHz E-tuned single-ended VCO test bench schematic used to simulate prelayout schematic and post-layout analog extracted VCO performance.



Figure A.10. BT15G 15GHz B-tuned single-ended VCO top level schematic including VCO core, bond pads, substrate ties and power supply decoupling capacitors.



Figure A.11. BT15G 15GHz B-tuned single-ended VCO core schematic utilising the tuning varactor connected to the base of the transistor.



Figure A.12. BT15G 15GHz B-tuned single-ended VCO test bench schematic used to simulate pre-layout schematic and post-layout analog extracted VCO performance.



**Figure A.13.** XC24G 24GHz differential cross-coupled VCO top level schematic including VCO core, output buffer amplifiers, bond pads, substrate ties and power supply decoupling capacitors.



Figure A.14. XC24G 24GHz differential cross-coupled VCO core schematic combining the capacitive crosscoupled differential pair, current mirror bias and resonant tank comprising symmetrical inductor and tuning varactors.



Figure A.15. XC24G 24GHz differential cross-coupled VCO emitter-follower output buffer schematic.



Figure A.16. XC24G 24GHz differential cross-coupled VCO test bench schematic used to simulate prelayout schematic and post-layout analog extracted VCO performance.



**Figure A.17.** SDIV6 1/6 frequency prescaler top level schematic including 3-stage DFF synchronous static divider core, output buffer amplifier, current mirror supply, bond pads, substrate ties and power supply decoupling capacitors.



Figure A.18. SDIV6 1/6 frequency prescaler negative edge triggered DFF schematic constructed from two master-slave ECL D-latches.



Figure A.19. SDIV6 1/6 frequency prescaler D-latch schematic comprising track and hold stages, current steering differential pair, emitter-follower output level shifters and tail current supply transistors.



Figure A.20. SDIV6 1/6 frequency prescaler double emitter-follower output buffer schematic including bias current transistors.



Figure A.21. SDIV6 1/6 frequency prescaler test bench schematic used to simulate pre-layout schematic and post-layout analog extracted prescaler performance.



Figure A.22. Combined XC24G 24GHz VCO and SDIV6 1/6 frequency prescaler test bench schematic used to simulate a bonded chip environment.

# Appendix B **SDIV6 Layout Cell Views**

This appendix contains additional layout cell views of the SDIV6 1/6 synchronous static frequency prescaler core, ECL D-latch, DFF and EF output buffer.



Figure B.1. SDIV6 D-latch: (a) schematic and (b) layout cell view before metal density fill and without poly-Si (Rx) and deep trench isolation (Ti) mesh.



Figure B.2. SDIV6 DFF: (a) schematic and (b) layout cell view before metal density fill and without Rx and Ti mesh.



Figure B.3. SDIV6 EF output buffer: (a) schematic and (b) layout cell view before metal density fill and without Rx and Ti mesh.







Figure B.4. SDIV6 core layout cell views before metal density fill: (a) full, (b) without Rx and Ti mesh, and (c) metal only.

### Appendix C

#### **Measurement Data**

This appendix contains the manually recorded on-wafer measurement data presented in Chapter 6.

| $V_{tune}$ (V) | $f_{osc} (GHz)$ | $P_{out} \ (dBm)$ | $I_{V_{cc}}$ (mA) |
|----------------|-----------------|-------------------|-------------------|
| 0              | 14.5332         | -6.14             | 2.5               |
| -0.2           | 14.5362         | -5.71             | 2.6               |
| -0.4           | 14.537          | -5.97             | 2.6               |
| -0.6           | 14.539          | -5.73             | 2.7               |
| -0.8           | 14.542          | -5.48             | 2.7               |
| -1             | 14.5436         | -5.31             | 2.7               |
| -1.2           | 14.5452         | -5.28             | 2.7               |
| -1.4           | 14.5466         | -5.22             | 2.7               |
| -1.6           | 14.5480         | -5.12             | 2.7               |
| -1.8           | 14.5488         | -5.09             | 2.7               |
| -2             | 14.5492         | -5.14             | 2.7               |
| -2.2           | 14.55           | -5.2              | 2.7               |
| -2.4           | 14.551          | -5.06             | 2.7               |
| -2.6           | 14.5532         | -4.9              | 2.7               |
| -2.8           | 14.5552         | -4.88             | 2.7               |
| -3             | 14.5562         | -4.77             | 2.7               |

| Table C.1. ET15G chip 1 tuning data | $V_{cc} = 1.8V$ , $V_{bias} =$ | $1V, V_{tune} = 0V$ | to $-3V$ . |
|-------------------------------------|--------------------------------|---------------------|------------|
|-------------------------------------|--------------------------------|---------------------|------------|

| $V_{tune}$ (V) | $f_{osc} \ (GHz)$ | $P_{out}~(dBm)$ | $I_{V_{cc}}$ (mA) |
|----------------|-------------------|-----------------|-------------------|
| 0              | 14.525            | -5.86           | 2.7               |
| -0.2           | 14.5347           | -5.7            | 2.7               |
| -0.4           | 14.5361           | -5.75           | 2.8               |
| -0.6           | 14.5377           | -5.52           | 2.8               |
| -0.8           | 14.53917          | -5.64           | 2.8               |
| -1             | 14.54031          | -5.4            | 2.8               |
| -1.2           | 14.54151          | -5.32           | 2.8               |
| -1.4           | 14.54267          | -5.2            | 2.8               |
| -1.6           | 14.54379          | -5.33           | 2.8               |
| -1.8           | 14.54479          | -5.21           | 2.8               |
| -2             | 14.54579          | -5.16           | 2.8               |
| -2.2           | 14.54675          | -5.05           | 2.8               |
| -2.4           | 14.54779          | -5.12           | 2.8               |
| -2.6           | 14.54871          | -5.08           | 2.9               |
| -2.8           | 14.5497           | -5.01           | 2.8               |
| -3             | 14.55075          | -4.91           | 2.8               |

Table C.2. ET15G chip 2 tuning data:  $V_{cc} = 1.8V$ ,  $V_{bias} = 1V$ ,  $V_{tune} = 0V$  to -3V.

Table C.3. ET15G chip 3 tuning data:  $V_{cc} = 1.8V$ ,  $V_{bias} = 1V$ ,  $V_{tune} = 0V$  to -3V.

| $V_{tune}$ (V) | $f_{osc} (GHz)$ | $P_{out} (dBm)$ | $I_{V_{cc}}$ (mA) |
|----------------|-----------------|-----------------|-------------------|
| 0              | 14.5317         | -5.82           | 2.7               |
| -0.2           | 14.5339         | -5.75           | 2.7               |
| -0.4           | 14.5357         | -5.62           | 2.8               |
| -0.6           | 14.5375         | -5.48           | 2.8               |
| -0.8           | 14.5387         | -5.16           | 2.8               |
| -1             | 14.5399         | -5.08           | 2.8               |
| -1.2           | 14.5415         | -5.02           | 2.8               |
| -1.4           | 14.5425         | -5.01           | 2.8               |
| -1.6           | 14.5437         | -4.93           | 2.8               |
| -1.8           | 14.5447         | -5.22           | 2.8               |
| -2             | 14.5457         | -5.07           | 2.8               |
| -2.2           | 14.5467         | -5.07           | 2.8               |
| -2.4           | 14.5477         | -5.05           | 2.9               |
| -2.6           | 14.5485         | -4.95           | 2.8               |
| -2.8           | 14.5497         | -4.89           | 2.8               |
| -3             | 14.5507         | -4.86           | 2.8               |

| MDW            | V <sub>tune</sub> | $P_m - P_s$ | $B_m$ | $B_M$ | <i>SE</i> | $\mathcal{L}(f_m)$ |
|----------------|-------------------|-------------|-------|-------|-----------|--------------------|
|                | (V)               | (dBm)       | (kHz) | (Hz)  | DIBW      | (dBc/Hz)           |
| Chip 1         | -3                | -52.02      | 10    | 1     | 40        | -92.02             |
|                | 0                 | -47.22      | 10    | 1     | 40        | -87.22             |
| Chin 9         | -3                | -49.62      | 10    | 1     | 40        | -89.62             |
|                | 0                 | -50.75      | 10    | 1     | 40        | -90.75             |
| Chin 2         | -3                | -50.39      | 10    | 1     | 40        | -90.39             |
| Chip 3         | 0                 | -48.48      | 10    |       | 40        | -88.48             |
| Chip 1 @ 15GHz | 0                 | -47.08      | 10    | 1     | 40        | -87.08             |

Table C.4. ET15G chips 1–3 direct phase noise measurement at 1MHz offset from the carrier.

**Table C.5.** ET15G\_V2 chip 1 tuning data:  $V_{cc} = 1.8V$ ,  $V_{bias} = 1V$ ,  $V_{tune} = 0V$  to -3V.

| $V_{tune}$ $(V)$ | $f_{osc} (GHz)$ | $P_{out}~(dBm)$ | $I_{V_{cc}}$ (mA) |
|------------------|-----------------|-----------------|-------------------|
| 0                | 13.126          | -11.5           | 1.6               |
| -0.2             | 13.131          | -11.24          | 1.6               |
| -0.4             | 13.2366         | -11.55          | 1.6               |
| -0.6             | 13.239          | -12.02          | 1.6               |
| -0.8             | 13.2418         | -11.27          | 1.6               |
| -1               | 13.245          | -11.25          | 1.6               |
| -1.2             | 13.346          | -11.51          | 1.7               |
| -1.4             | 13.3425         | -12.07          | 1.6               |
| -1.6             | 13.3441         | -11.84          | 1.6               |
| -1.8             | 13.3471         | -11.41          | 1.6               |
| -2               | 13.3505         | -11.21          | 1.7               |
| -2.2             | 13.3537         | -11.1           | 1.7               |
| -2.4             | 13.3551         | -11.22          | 1.6               |
| -2.6             | 13.4537         | -11.45          | 1.7               |
| -2.8             | 13.4547         | -11.61          | 1.7               |
| -3               | 13.4561         | -11.01          | 1.7               |

| $V_{tune}$ (V) | $f_{osc} \ (GHz)$ | $P_{out}~(dBm)$ | $I_{V_{cc}}$ (mA) |
|----------------|-------------------|-----------------|-------------------|
| 0              | 13.120            | -11.41          | 1.6               |
| -0.2           | 13.125            | -10.96          | 1.7               |
| -0.4           | 13.128            | -10.77          | 1.7               |
| -0.6           | 13.133            | -11.22          | 1.7               |
| -0.8           | 13.235            | -11.05          | 1.7               |
| -1             | 13.237            | -11.50          | 1.7               |
| -1.2           | 13.238            | -10.90          | 1.7               |
| -1.4           | 13.240            | -11.48          | 1.7               |
| -1.6           | 13.3402           | -11.26          | 1.8               |
| -1.8           | 13.341            | -11.86          | 1.8               |
| -2             | 13.340            | -11.00          | 1.8               |
| -2.2           | 13.3415           | -11.64          | 1.8               |
| -2.4           | 13.3422           | -12.67          | 1.8               |
| -2.6           | 13.343            | -11.50          | 1.8               |
| -2.8           | 13.344            | -11.00          | 1.8               |
| -3             | 13.345            | -10.92          | 1.8               |

Table C.6. ET15G\_V2 chip 2 tuning data:  $V_{cc} = 1.8V$ ,  $V_{bias} = 1V$ ,  $V_{tune} = 0V$  to -3V.

Table C.7. ET15G\_V2 chip 3 tuning data:  $V_{cc} = 1.8V$ ,  $V_{bias} = 1V$ ,  $V_{tune} = 0V$  to -3V.

| $V_{tune}$ (V) | $f_{osc} (GHz)$ | $P_{out} (dBm)$ | $I_{V_{cc}}$ (mA) |
|----------------|-----------------|-----------------|-------------------|
| 0              | 13.099          | -13.56          | 1.6               |
| -0.2           | 13.111          | -12.50          | 1.7               |
| -0.4           | 13.12           | -11.70          | 1.7               |
| -0.6           | 13.123          | -11.14          | 1.7               |
| -0.8           | 13.126          | -10.92          | 1.7               |
| -1             | 13.128          | -10.65          | 1.7               |
| -1.2           | 13.130          | -10.61          | 1.7               |
| -1.4           | 13.132          | -10.48          | 1.7               |
| -1.6           | 13.135          | -10.49          | 1.7               |
| -1.8           | 13.233          | -11.24          | 1.8               |
| -2             | 13.235          | -10.91          | 1.8               |
| -2.2           | 13.236          | -10.78          | 1.8               |
| -2.4           | 13.236          | -11.09          | 1.8               |
| -2.6           | 13.234          | -10.98          | 1.8               |
| -2.8           | 13.223          | -12.61          | 1.7               |
| -3             | 13.225          | -12.14          | 1.7               |

| MPW            | $V_{tune}$ $(V)$ | $P_m - P_s$ $(dBm)$ | $B_m$ | $B_M$ $(H_z)$ | $SF_{BW}$ | $\mathcal{L}(f_m)$ |
|----------------|------------------|---------------------|-------|---------------|-----------|--------------------|
|                | -3               | -31.24              | (112) | (112)         |           | -71.24             |
| Chip 1         | 0                | -35.04              | 10    | 1             | 40        | -75.04             |
| Chip 9         | -3               | -38.73              | 10    | 1             | 40        | -78.73             |
| Chip 2         | 0                | -33.44              | 100   | 1             | 50        | -83.44             |
| Chip 2         | -3               | -34.88              | 10    | 1             | 40        | -74.88             |
| Cmp 5          | 0                | -48.96              | 10    | L             | 40        | -88.96             |
| Chip 1 @ 15GHz | 0                | -46.19              | 10    | 1             | 40        | -86.19             |

Table C.8. ET15G\_V2 chips 1–3 direct phase noise measurement at 1MHz offset from the carrier.

**Table C.9.** XC24G chip 1 single-ended tuning data:  $V_{cc} = 1.8V$ ,  $V_{bias} = 1.4V$ ,  $I_{ref} = 4mA$ ,  $V_{tune} = 1.8V$  to 4.8V.

| $V_{tune} (V)$ | $f_{osc} (GHz)$ | $P_{out}~(dBm)$ | $I_{V_{cc}}$ (mA) |
|----------------|-----------------|-----------------|-------------------|
| 1.8            | 21.9871         | -11.56          | 12.9              |
| 2.0            | 22.2081         | -11.41          | 12.9              |
| 2.2            | 22.4281         | -11.56          | 12.9              |
| 2.4            | 22.5511         | -11.4           | 12.9              |
| 2.6            | 22.7661         | -10.87          | 12.9              |
| 2.8            | 22.887          | -11.15          | 12.9              |
| 3.0            | 23.000          | -11.16          | 12.9              |
| 3.2            | 23.1081         | -11.09          | 12.9              |
| 3.4            | 23.1211         | -11.04          | 12.9              |
| 3.6            | 23.227          | -10.68          | 12.9              |
| 3.8            | 23.3301         | -10.51          | 12.9              |
| 4.0            | 23.4371         | -10.14          | 12.9              |
| 4.2            | 23.5381         | -10.32          | 13.0              |
| 4.4            | 23.5537         | -10.20          | 13.0              |
| 4.6            | 23.5607         | -10.23          | 12.9              |
| 4.8            | 23.5813         | -10.38          | 13.0              |

| $V_{tune}$ (V) | $f_{osc} (GHz)$ | $P_{out} (dBm)$ | $I_{V_{cc}}$ (mA) |
|----------------|-----------------|-----------------|-------------------|
| 1.8            | 21.9776         | -11.29          | 13.8              |
| 2.0            | 22.1078         | -11.53          | $1 \ 3.8$         |
| 2.2            | 22.4376         | -12.06          | 13.8              |
| 2.4            | 22.6638         | -11.58          | 13.8              |
| 2.6            | 22.7832         | -11.94          | 13.8              |
| 2.8            | 22.8992         | -11.91          | 13.8              |
| 3.0            | 23.0068         | -11.54          | 13.8              |
| 3.2            | 23.1126         | -11.32          | 13.8              |
| 3.4            | 23.2176         | -11.16          | 13.8              |
| 3.6            | 23.3248         | -10.65          | 13.8              |
| 3.8            | 23.332          | -10.72          | 13.8              |
| 4.0            | 23.4366         | -13.32          | 13.8              |
| 4.2            | 23.4430         | -10.47          | 13.8              |
| 4.4            | 23.5456         | -10.42          | 13.8              |
| 4.6            | 23.5506         | -10.58          | 13.8              |
| 4.8            | 23.5570         | -10.60          | 13.8              |

**Table C.10.** XC24G chip 2 single-ended tuning data:  $V_{cc} = 1.8V$ ,  $V_{bias} = 1.4V$ ,  $I_{ref} = 4mA$ ,  $V_{tune} = 1.8V$  to 4.8V.

**Table C.11.** XC24G chip 3 single-ended tuning data:  $V_{cc} = 1.8V$ ,  $V_{bias} = 1.4V$ ,  $I_{ref} = 4mA$ ,  $V_{tune} = 1.8V$  to 4.8V.

| $V_{tune}$ (V) | $f_{osc} (GHz)$ | $P_{out} \ (dBm)$ | $I_{V_{cc}}$ (mA) |
|----------------|-----------------|-------------------|-------------------|
| 1.8            | 21.7764         | -12.82            | 12.4              |
| 2.0            | 21.9972         | -12.31            | 12.5              |
| 2.2            | 22.2152         | -12.50            | 12.5              |
| 2.4            | 22.4326         | -12.59            | 12.5              |
| 2.6            | 22.5516         | -12.48            | 12.5              |
| 2.8            | 22.7496         | -12.17            | 12.5              |
| 3.0            | 22.8724         | -12.03            | 12.5              |
| 3.2            | 22.8908         | -12.78            | 12.5              |
| 3.4            | 22.9954         | -12.21            | 12.5              |
| 3.6            | 23.1008         | -12.15            | 12.5              |
| 3.8            | 23.1100         | -12.00            | 12.5              |
| 4.0            | 23.2130         | -12.01            | 12.5              |
| 4.2            | 23.2214         | -12.40            | 12.5              |
| 4.4            | 23.3218         | -11.71            | 12.5              |
| 4.6            | 23.3286         | -11.44            | 12.5              |
| 4.8            | 23.4318         | -11.16            | 12.5              |
| MPW    | V <sub>tune</sub> | $P_m - P_s$ | $ \begin{array}{c cc} B_m & B_M \\ (kHz) & (Hz) \end{array} SF $ | C E  | $\mathcal{L}(f_m)$ |          |        |
|--------|-------------------|-------------|------------------------------------------------------------------|------|--------------------|----------|--------|
|        | (V)               | (dBm)       |                                                                  | (Hz) | SrBW               | (dBc/Hz) |        |
| Chip 1 | 1.8               | -42.95      | 10                                                               | 1    | 40                 | -82.95   |        |
|        | 4.8               | -42.47      |                                                                  |      |                    | -82.47   |        |
| Chip 2 | 1.8               | -48.61      | 10                                                               | 10   | 10 1               | 40       | -88.61 |
|        | 4.8               | -42.09      |                                                                  | 1    | 40                 | -82.09   |        |
| Chip 3 | 1.8               | -49.28      | 10                                                               | 1    | 40                 | -89.28   |        |
|        | 4.8               | -50.01      |                                                                  |      |                    | -90.01   |        |

Table C.12. XC24G chips 1-3 direct phase noise measurement at 1MHz offset from the carrier.

**Table C.13.** SDIV6 chip 1 single-ended input sensitivity data:  $V_{cc} = 4.2V$ ,  $V_{ref\_clk} = 2V$ ,  $V_{ref} = 2.4V$  ( $I_{ref} = 4mA$ ).

| $F_{clk}$ | $P_{clk}$ | $I_{V_{cc}}$ | $I_{V_{ref\_clk}}$ | $F_{out}$ | Pout   |
|-----------|-----------|--------------|--------------------|-----------|--------|
| (GHz)     | (dBm)     | (mA)         | (mA)               | (GHz)     | (dBm)  |
| 0.6       | 14.7      | 88.36        | 0.199              | 0.1       | -38.65 |
| 1         | 13.95     | 88.12        | 0.197              | 0.166667  | -35.44 |
| 3         | 7.7       | 87.85        | 0.192              | 0.5       | -24.95 |
| 6         | 6.85      | 87.75        | 0.162              | 1.0       | -16.72 |
| 10        | 8.1       | 87.82        | 0.148              | 1.6666    | -16.7  |
| 11        | 8.95      | 87.85        | 0.15               | 1.83336   | -15.01 |
| 12        | 8.6       | 87.9         | 0.145              | 2.0       | -14.05 |
| 13        | 9.2       | 87.95        | 0.143              | 2.16667   | -13.81 |
| 14        | 9.55      | 88.02        | 0.144              | 2.3333    | -14.13 |
| 15        | 9.1       | 88.09        | 0.142              | 2.5       | -14.10 |
| 16        | 8.55      | 88.44        | 0.140              | 2.66667   | -13.94 |
| 17        | 8.2       | 88.39        | 0.140              | 2.83334   | -13.02 |
| 18        | 7.5       | 88.37        | 0.140              | 3.0       | -12.76 |
| 19        | 6.5       | 88.37        | 0.140              | 3.16666   | -12.62 |
| 20        | 6.25      | 88.38        | 0.134              | 3.33334   | -11.70 |
| 21        | 4.0       | 88.37        | 0.139              | 3.5       | -11.46 |
| 21.5      | 1.45      | 88.33        | 0.139              | 3.58334   | -12.37 |
| 22        | -0.40     | 88.35        | 0.14               | 3.66668   | -10.22 |
| 22.5      | -2.9      | 88.33        | 0.139              | 3.85002   | -10.83 |
| 23        | -7.7      | 88.35        | 0.138              | 3.83334   | -10.44 |
| 23.5      | -20       | 88.32        | 0.139              | 3.91668   | -11.16 |
| 24        | -9.2      | 88.35        | 0.139              | 4.0       | -9.56  |
| 24.5      | -2.9      | 88.34        | 0.139              | 4.08334   | -10.0  |
| 25        | 0.9       | 88.32        | 0.138              | 4.16668   | -9.61  |
| 25.5      | 4.2       | 88.34        | 0.139              | 4.25002   | -10.54 |
| 26        | 6.7       | 88.33        | 0.138              | 4.3334    | -9.55  |

| $F_{clk}$ | $P_{clk}$ | $I_{V_{cc}}$ | $I_{V_{ref\_clk}}$ | $F_{out}$ | $P_{out}$ |
|-----------|-----------|--------------|--------------------|-----------|-----------|
| (GHz)     | (dBm)     | (mA)         | (mA)               | (GHz)     | (dBm)     |
| 1         | 14.10     | 90.40        | 0.137              | 0.1667    | -35.53    |
| 3         | 8.10      | 90.38        | 0.147              | 0.5       | -27.62    |
| 6         | 7.10      | 90.31        | 0.140              | 1.0       | -20.95    |
| 10        | 7.55      | 91.42        | 0.141              | 1.6667    | -18.87    |
| 11        | 8.6       | 90.79        | 0.139              | 1.8334    | -16.44    |
| 12        | 8.25      | 90.84        | 0.13               | 2.0       | -14.14    |
| 13        | 8.85      | 90.8         | 0.138              | 2.1667    | -14.32    |
| 14        | 9.3       | 90.72        | 0.137              | 2.3334    | -14.02    |
| 15        | 8.65      | 91.33        | 0.137              | 2.5       | -14.6     |
| 16        | 8.3       | 91.41        | 0.135              | 2.6667    | -14.52    |
| 17        | 7.85      | 91.42        | 0.135              | 2.83336   | -13.62    |
| 18        | 7.1       | 91.38        | 0.136              | 3.0       | -13.89    |
| 19        | 6.0       | 91.37        | 0.137              | 3.16666   | -13.93    |
| 20        | 5.7       | 91.32        | 0.136              | 3.33337   | -13.26    |
| 21        | 3.15      | 91.49        | 0.135              | 3.5       | -12.27    |
| 21.5      | 1.25      | 90.30        | 0.135              | 3.5834    | -12.94    |
| 22        | -1.8      | 91.53        | 0.136              | 3.6667    | -11.90    |
| 22.5      | -3.4      | 90.25        | 0.137              | 3.75      | -11.68    |
| 23        | -11.35    | 91.38        | 0.135              | 3.8333    | -11.74    |
| 23.5      | -20       | 90.31        | 0.136              | 3.9167    | -11.99    |
| 24        | -7.35     | 91.33        | 0.135              | 4.0       | -11.06    |
| 24.5      | -2.4      | 90.31        | 0.135              | 4.0834    | -11.29    |
| 25        | 1.2       | 91.46        | 0.136              | 4.1667    | -11.64    |
| 25.5      | 4.5       | 90.26        | 0.134              | 4.25      | -11.41    |
| 26        | 6.95      | 91.40        | 0.136              | 4.3334    | -11.25    |

**Table C.14.** SDIV6 chip 2 single-ended input sensitivity data:  $V_{cc} = 4.2V$ ,  $V_{ref\_clk} = 2V$ ,  $V_{ref} = 2.4V$ ( $I_{ref} = 4mA$ ).

| $F_{clk}$ | $P_{clk}$ | $I_{V_{cc}}$ | $I_{V_{ref\_clk}}$ | $F_{out}$ | $P_{out}$ |
|-----------|-----------|--------------|--------------------|-----------|-----------|
| (GHz)     | (dBm)     | (mA)         | (mA)               | (GHz)     | (dBm)     |
| 0.6       | 14.75     | 84.21        | 0.233              | 0.1       | -39.09    |
| 1         | 14.15     | 83.10        | 0.236              | 0.166667  | -36.35    |
| 3         | 7.85      | 83.83        | 0.221              | 0.5       | -26.06    |
| 6         | 7.15      | 83.82        | 0.146              | 1.0       | -20.85    |
| 10        | 8.55      | 83.63        | 0.142              | 1.66667   | -17.30    |
| 11        | 9.15      | 83.67        | 0.140              | 1.83334   | -16.25    |
| 12        | 8.8       | 83.65        | 0.140              | 2.0       | -15.94    |
| 13        | 9.5       | 83.67        | 0.141              | 2.166667  | -15.42    |
| 14        | 9.55      | 83.29        | 0.138              | 2.33332   | -16.81    |
| 15        | 9.05      | 84.66        | 0.141              | 2.5       | -15.52    |
| 16        | 8.6       | 84.72        | 0.144              | 2.66666   | -15.54    |
| 17        | 8.2       | 84.76        | 0.141              | 2.83334   | -14.55    |
| 18        | 7.45      | 84.76        | 0.142              | 3.0       | -14.97    |
| 19        | 6.4       | 84.73        | 0.141              | 3.16667   | -14.57    |
| 20        | 6.25      | 84.72        | 0.140              | 3.33332   | -13.81    |
| 21        | 3.85      | 84.66        | 0.141              | 3.50001   | -13.26    |
| 21.5      | 1.15      | 84.72        | 0.140              | 3.58334   | -13.51    |
| 22        | -0.75     | 84.69        | 0.140              | 3.66667   | -12.63    |
| 22.5      | -3.5      | 84.73        | 0.139              | 3.75001   | -12.63    |
| 23        | -8.5      | 84.68        | 0.140              | 3.83333   | -12.68    |
| 23.5      | -20       | 84.74        | 0.139              | 3.91667   | -12.83    |
| 24        | -8.3      | 84.65        | 0.141              | 4.0       | -12.24    |
| 24.5      | -2.4      | 84.76        | 0.139              | 4.08334   | -12.01    |
| 25        | 1.15      | 84.62        | 0.139              | 4.16667   | -12.26    |
| 25.5      | 4.45      | 84.72        | 0.138              | 4.25      | -12.30    |
| 26        | 6.9       | 84.63        | 0.139              | 4.33334   | -12.14    |

**Table C.15.** SDIV6 chip 3 single-ended input sensitivity data:  $V_{cc} = 4.2V$ ,  $V_{ref\_clk} = 2V$ ,  $V_{ref} = 2.4V$ ( $I_{ref} = 4mA$ ).

| $F_{clk}$ | $P_{clk}$ | $I_{V_{cc}}$ | $I_{V_{ref\_clk}}$ | $F_{out}$ | Pout   |
|-----------|-----------|--------------|--------------------|-----------|--------|
| (GHz)     | (dBm)     | (mA)         | (mA)               | (GHz)     | (dBm)  |
| 0.6       | 14.5      | 89.07        | 0.218              | 0.1       | -39.50 |
| 1         | 13.45     | 89.42        | 0.212              | 0.16667   | -37.99 |
| 3         | 4.9       | 89.58        | 0.252              | 0.5       | -22.93 |
| 6         | 4.40      | 89.74        | 0.144              | 1.0       | -16.6  |
| 10        | 6.3       | 89.81        | 0.143              | 1.66665   | -16.82 |
| 11        | 7.4       | 88.42        | 0.153              | 1.83332   | -16.48 |
| 12        | 7.7       | 87.06        | 0.149              | 2.0       | -16.02 |
| 13        | 7.9       | 87.53        | 0.14               | 2.16667   | -13.75 |
| 14        | 8.15      | 88.46        | 0.146              | 2.3333    | -14.84 |
| 15        | 7.6       | 88.85        | 0.145              | 2.5       | -13.13 |
| 16        | 7.25      | 89.12        | 0.147              | 2.66666   | -13.32 |
| 17        | 6.9       | 89.36        | 0.146              | 2.83332   | -11.13 |
| 18        | 6.65      | 88.62        | 0.142              | 3.0       | -9.86  |
| 19        | 5.6       | 88.73        | 0.14               | 3.16665   | -11.27 |
| 20        | 5.1       | 88.82        | 0.142              | 3.3333 3  | -9.79  |
| 21        | 3.2       | 88.85        | 0.141              | 3.5       | -8.47  |
| 21.5      | 1.3       | 88.98        | 0.14               | 3.58333   | -9.02  |
| 22        | -0.4      | 89.03        | 0.142              | 3.66667   | -8.58  |
| 22.5      | -2.65     | 88.71        | 0.141              | 3.75      | -8.37  |
| 23        | -7.05     | 88.4         | 0.14               | 3.83332   | -9.86  |
| 23.5      | -12.45    | 87.72        | 0.139              | 3.91666   | -8.61  |
| 24        | -16.95    | 87.11        | 0.139              | 4.0       | -7.69  |
| 24.5      | -5.95     | 87.2         | 0.142              | 4.083337  | -11.27 |
| 25        | -0.7      | 87.79        | 0.139              | 4.16666   | -11.7  |
| 25.5      | 3.25      | 88.61        | 0.14               | 4.2500008 | -11.18 |
| 26        | 5.8       | 88.75        | 0.14               | 4.33332   | -12.11 |

**Table C.16.** SDIV6 chip 1 differential input sensitivity data:  $V_{cc} = 4.2V$ ,  $V_{ref\_clk} = 2V$ ,  $V_{ref} = 2.4V$  ( $I_{ref} = 4mA$ ).

## Appendix D

## **MMIC Die Photos**

This appendix contains photographs of the four fabricated MMIC dies – ET15G, ET15G\_V2, XC24G and SDIV6.



Figure D.1. ET15G 15GHz single-ended VCO die photo.



Figure D.2. ET15G\_V2 15GHz single-ended VCO die photo.



Figure D.3. XC24G 24GHz differential cross-coupled VCO die photo.



Figure D.4. SDIV6 1/6 synchronous static frequency prescaler die photo.

## Bibliography

- Frank Ellinger, Heinz Jäckel and Volker Schwarz. Integrated Circuits for High-Speed Communications. Gloriastrasse Zürich Switzerland, October 2005. Printed Lecture Scripts.
- [2] M. Khater, J. -S. Rieh, T. Adam, A. Chinthakindi, J. Johnson, R. Krishnasamy, M. Meghelli, F. Pagette, D. Sanderson, C. Schnabel, K. T. Schonenberg, P. Smith, K. Stein, A. Stricker, S. -J. Jeng, D. Ahlgren and G. Freeman. SiGe HBT Technology with f<sub>max</sub>/f<sub>t</sub> = 350/300 GHz and Gate Delay Below 3.3 ps. *IEEE International Electron Devices Meeting*, pages 247–250, December 2004.
- [3] B. A. Orner, M. Dahlström, A. Pothiawala, R. M. Rassel, Q. Liu, H. Ding, M. Khater, D. Ahlgren, A. Joseph and J. Dunn. A BiCMOS Technology Featuring a 300/330 GHz (f<sub>T</sub>/f<sub>max</sub>) SiGe for Millimeter Wave Applications. *Bipolar/BiCMOS Circuits and Technology Meeting*, pages 1–4, October 2006.
- [4] Hannes Grubinger, George von Büren, Helmut Barth and Rüdiger Vahldieck. Continuous Tunable Phase Shifter Based on Injection Locked Local Oscillators at 30 GHz. *IEEE MTT-S International Microwave Symposium Digest*, pages 1821–1824, June 2006.
- [5] Hannes Grubinger, Helmut Barth and Rüdiger Vahldieck. An Active Electronic Ka-Band Antenna Beam-Forming Network based on Injection-Locked Local Oscillators. *IEEE MTT-S International Microwave Symposium*, pages 1875–1878, June 2007.
- [6] George Von Büren, Frank Ellinger, Lucio Rodoni and Heinz Jäckel. Low Power Consuming BiCMOS Single-Ended VCO for wireless LAN at C-Band. Proceedings of the 2004 Meeting on Bipolar/BiCMOS Circuits and Technology, pages 249–252, September 2004.
- [7] J. Wenger. Automotive radar status and perspectives. IEEE Compound Semiconductor Integrated Circuit Symposium, pages 21–24, October 2005.
- [8] Karl M. Strohm, Hans-Ludwig Bloecher, Robert Schneider and Josef Wenger. Development of Future Short Range Radar Technology. *European Radar Conference*, pages 165–168, October 2005.
- [9] Martin Kunert, Gerhard Rollmann, H. -L. Bloecher and Josef Schuermann. 24 GHz ultra-wideband vehicular short range radar systems technology and regulatory aspects overview. 18th International Wroclaw Symposium and Exhibition on Electromagnetic Compatability, pages 1–6, June 2006.
- [10] David Barras, Frank Ellinger, Heinz Jäckel and Walter Hirt. A Robust Front-End Architecture for Low-Power UWB Radio Transceivers. *IEEE Transactions on Microwave Theory and Techniques*, 54(4):1713– 1723, June 2006.
- [11] Behzad Razavi. RF Microelectronics. Prentice Hall, 1st edition, November 1997.
- [12] Peter Tait. Introduction to Radar Target Recognition. IET, 2005.
- [13] Krzysztof S. Kulpa. Novel Method of Decreasing Influence of Phase Noise on FMCW Radar. Proceedings of the International Conference on Radar, pages 319–323, October 2001.
- [14] L. Wu, S. S. Peng and X. Q. Shi. Effects of Transmitter Phase Noise on Millimeter Wave LFMCW Radar Performance. International Conference on Microwave and Millimeter Wave Technology, 3:1415–1418, April 2008.
- [15] Ali Hajimiri and Thomas H. Lee. A General Theory of Phase Noise in Electrical Oscillators. IEEE Journal of Solid-State Circuits, 33(2):179–194, February 1998.

- [16] Bart De Smedt and Georges Gielen. Accurate Simulation of Phase Noise in Oscillators. Unknown Journal - ESSDERC / ESSCIRC General Information, September 1997.
- [17] Alper Demir, Amit Mehrotra and Jaijeet Roychowdhury. Phase Noise in Oscillators: A Unifying Theory and Numerical Methods of Characterization. *IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications*, 47(5):655–674, May 2000.
- [18] Konstantin A. Kouznetsov and Robert G. Meyer. Phase Noise in LC Oscillators. IEEE Journal of Solid-State Circuits, 35(8):1244–1248, August 2000.
- [19] John W. M. Rogers, José A. Macedo and Calvin Plett. The Effect of Varactor Nonlinearity on the Phase Noise of Completely Integrated VCOs. *IEEE Journal of Solid-State Circuits*, 35(9):1360–1367, September 2000.
- [20] Thomas H. Lee and Ali Hajimiri. Oscillator Phase Noise: A Tutorial. IEEE Journal of Solid-State Circuits, 35(3):326–336, March 2000.
- [21] Saverio Trotta, Herbert Knapp, Thomas F. Meister, Klaus Aufinger, J. Böck, Werner Simbürger and Arpad L. Scholtz. 110-GHz Static Frequency Divider in SiGe Bipolar Technology. *IEEE Compound Semiconductor Integrated Circuit Symposium*, pages 291–294, November 2005.
- [22] Li Wang, Yao-Ming Sun, Johannes Borngraeber, Andreas Thiede and Rolf Draemer. Low Power Frequency Dividers in SiGe:C BiCMOS Technology. *IEEE Silicon Monolithic Integrated Circuits in RF* Systems, 2006 Digest of Papers, pages 357–360, January 2006.
- [23] Liu Liu, Sebastien Chartier, Andreas Trasser and Hermann Schumacher. SiGe V-band 1:32 Frequency Divider Using Dynamic and Static Division Stages. Proceedings of the 2nd European Microwave Integrated Circuits Conference, pages 227–230, October 2007.
- [24] Katsuyoshi Washio, Reiko Hayami, Eiji Ohue, Katsuya Oda, Masamichi Tanabe, Hiromi Shimamoto and Masao Kondo. 67-GHz Static Frequency Divider Using 0.2-μm Self-Aligned SiGe HBTs. *IEEE Transactions on Microwave Theory and Techniques*, 49(1):3, 8 2001.
- [25] Herbert Knapp, Martin Wurzer, Thomas F. Meister, Klaus Aufinger, Josef Böck, Sabine Boguth and Herbert Schäfer. 86 GHz Static and 110 GHz Dynamic Frequency Dividers in SiGe Bipolar Technology. *IEEE Microwave Symposium Digest*, 2:1067–1070, June 2003.
- [26] Alexander Rylyakov and Thomas Zwick. 96-GHz Static Frequency Divider in SiGe Bipolar Technology. IEEE Journal of Solid-State Circuits, 39(10):1712–1715, October 2004.
- [27] Herbert Knapp, Thomas F. Meister, Martin Wurzer, Dietmar Zöschg, Klaus Aufinger and Kudwig Treitinger. A 79GHz Dynamic Frequency Divider in SiGe Bipolar Technology. *IEEE International Solid-State Circuits Conference*, pages 208–209, 2000.
- [28] A. Rylyakov, L. Klapproth, B. Jagannathan and G. Freeman. 100 GHz Dynamic Frequency Divider in SiGe Bipolar Technology. *IEEE Electronics Letters*, 39(2):217–218, January 2003.
- [29] Jae-Sung Rieh, Basanth Jagannathan, David R. Greenberg, Mounir Meghelli, Alexander Rylyakov, Fernando Guarin, Zhijian Yang, David C. Ahlgren, Greg Freeman, Peter Cottrell and David Harame. SiGe Heterojunction Bipolar Transistors and Circuits Toward Terahertz Communication Applications. *IEEE Transactions on Microwave Theory and Techniques*, 52(10):2390–2408, October 2004.
- [30] Noorfazila Kamal, Yingbo Zhu, Leonard T. Hall, Said R. Al-Sarawi, Craig Burnet, Ian Holland, Adnan Khan, Andre Pollok, Justin Poyner, Michael Boers, James A. Howarth, Adam Lauterbach, Jeffrey Harrison, James Rathmell, Michael Batty, Anthony Parker, Linda M. Davis, William G. Cowley, Neil H. E.

Weste and Derek Abbott. A High Frequency Divider in 0.18  $\mu m$  SiGe BiCMOS Technology. January 2007.

- [31] Richard C. Jaeger. Introduction to Microelectronic Fabrication, volume 5 of Modular Series on Solid State Devices. Prentice Hall, second edition, October 2001.
- [32] Wai-Kai Chen. The VLSI Handbook. CRC Press, first edition, 2000.
- [33] IBM Microelectronics Division. BiCMOS7WL Design Manual. IBM Corp, May 2005.
- [34] IBM Microelectronics Division. BiCMOS7WL Model Reference Guide. IBM Corp, July 2005.
- [35] George von Büren, Frank Ellinger and Heinz Jäckel. A Very Low Power Consuming 5 GHz CMOS VCO Core with 800 MHz Frequency Tuning Range. *IEEE CNF*, 1:125–128, July 2005.
- [36] Frank Ellinger, Urs Lott and Werner Bäctold. Design of a Low-Supply-Voltage High-Efficiency Class-E Voltage-Controlled MMIC Oscillator at C-Band. *IEEE Transactions on Microwave Theory and Techniques*, 49(1):203–206, January 2001.
- [37] Yoshiki Yamauchi, Hideki Kamitsuna, Masashi Nakatsugawa, Hiroshi Ito, Masahiro Muraguchi and Kazuo Osafune. A 15-GHz Monolithic Low-Phase-Noise VCO Using AlGaAs/GaAs HBT Technology. *IEEE Journal of Solid-State Circuits*, 27(10):1444–1447, October 1992.
- [38] N. Saniei and H. Djahanshahi. A High Speed SiGe VCO Based On Self Injection Locking Scheme. Iranian Journal of Science and Technology, 31:641–650, 2007.
- [39] David A. Warren, J. Michael Golio and Warren L. Seely. Large and Small Signal Oscillator Analysis. *Microwave Journal*, pages 229–246, May 1989.
- [40] K. Karokawa, J. P. Beccone and N. D. Kenyon. Some Basic Characteristics of Broadband Negative Resistance Oscillator Circuits. *The Bell System Technical Journal*, pages 1937–1955, July-August 1969.
- [41] Paul R. Gray and Robert G. Meyer. Analysis and Design of Analog Integrated Circuits. John Wiley & Sons, Inc, New York, 3rd edition, 1993.
- [42] Stephen A. Maas. Nonlinear Microwave and RF Circuits. Artech House, 685 Canton St Norwood MA 02062, second edition, 2003.
- [43] Kamilo Feher. Telecommunications Measurements, Analysis and Instrumentation. SciTech Publishing, 1997.
- [44] K. To, P. Welch, D. Scheitlin, B. Brown, D. Hammock, M. Tutt, D. Morgan, S. Braithwaite, J. John, J. Kirchgessner and W. M. Huang. 60GHz LNA and 15GHz VCO Design for Use in Broadband Millimeter-Wave WPAN System. *IEEE Bipolar/BiCMOS Circuits and Technology Meeting*, pages 210–213, September 2007.
- [45] Donghyn Baek, Junggun Kim, Dongwoo Kang and Songcheol Hong. Low Phase Noise Ku band Frequency Multiplied and Divided MMIC VCOs using InGaP/GaAs HBT Technology. *IEEE International Microwave Symposium Digest*, 3:2193–2196, June 2003.
- [46] Dimitri Linten, Xiao Sun, Geert Carchon, Wutthinan Jeamsaksiri, Abdelkarim Mercha, Javier Ramo, Snezana Jenei, Piet Wambacq, Morin Dehan, Lars Aspemyr, Andries J. Scholten, Stefaan Decoutere, Stéphane Donnay and Walter De Raedt. Low-Power Voltage-Controlled Oscillators in 90-nm CMOS Using High-Quality Thin-Film Postprocessed Inductors. *IEEE Journal of Solid-State Circuits*, 40(9):1922–1931, September 2005.
- [47] Dicle Ozis, Nathan M. Neihart and David J. Allstot. Differential VCO and Passive Frequency Doubler in 0.18μm CMOS for 24GHz Applications. *IEEE Radio Frequency Integrated Circuits (RFIC) Symposium*, June 2006.

- [48] Rumen Kozhuharov, Andres Jirskog, Niklas Penndal and Herbert Zirath. Single-Chip 24-GHz Synthesizer for a Radar Application. *IEEE Compound Semiconductor Integrated Circuit Symposium*, pages 205–208, November 2006.
- [49] Toru Masuda, Takahiro Nakamura, Masamichi Tanabe, Nobuhiro Shiramizu, Shin-ichiro Wada, Takashi Hashimoto and Katsuyoshi Washio. SiGe HBT Based 24-GHz LNA and VCO for Short-Range Ultra-Wideband Radar Systems. Asian Solid-State Circuits Conference, pages 425–428, November 2005.
- [50] K. Ettinger, A. Stelzer, J. Höftberger, C. G. Diskus, J. Fenk and R. Weigel. Single-Chip 19 and 24-GHz VCO and Frequency Divider Fabricated in a Commercial SiGe Bipolar Technology. 32nd European Microwave Conference, pages 1–4, October 2002.
- [51] Mina Danesh, Frank Gruson, Peter Abele and Hermann Schumacher. Differential VCO and Frequency Tripler using SiGe HBTs for the 24 GHz ISM Band. *IEEE Radio Frequency Integrated Circuits (RFIC)* Symposium, pages 277–280, June 2003.
- [52] Angelo Scuderi. 0.13-μm SiGe BiCMOS Radio Front-End Circuits for 24-GHz Automotive Short-Range Radar Sensors. 34th European Solid-State Circuits Conference, pages 494–497, September 2008.
- [53] Alexander Rylyakov. A 51GHz Master-Slave Latch and Static Frequency Divider in 0.18μm SiGe BiC-MOS. Proceedings of the Bipolar/BiCMOS Circuits and Technology Meeting, pages 75–77, September 2003.
- [54] Katsuyoshi Washio, Eiji Ohue, Katsuya Oda, Reiko Hayami, Masamichi Tanabe and Hiromi Shimamoto. Optimization of Characteristics Related to the Emitter-Base Junction in Self-Aligned SEG SiGe HBTs and Their Application in 72-GHz-Static/92-GHz-Dynamic Frequency Dividers. *IEEE Transactions on Electron Devices*, 49(10):1755–1760, October 2002.
- [55] Aruna B. Ajjikuttira, Wei Liat Chan and Yong Lian. A 5.5-GHz Prescaler in 0.18-μm CMOS Technology. IEEE Asia-Pacific Conference on ASIC, pages 69–72, August 2002.
- [56] Wooyeol Choi and Youngwoo Kwon. Phase Locked Loop Sub-Circuits for 24 GHz Signal Generation in 0.5μm SiGe HBT Technology. Journal of Semiconductor Technology and Science, 7(4):281–286, December 2007.
- [57] E. Laskin, S. T. Nicolson, P. Chevalier, A. Chantre, B. Sautreuil and S. P. Voinigescu. Low-Power, Low-Phase Noise SiGe HBT Static Frequency Divider Topologies up to 100 GHz. *IEEE Bipolar/BiCMOS Circuits and Technology Meeting*, pages 1–4, 2006.
- [58] Sébastien Chartier, Liu Liu, Gerhard Fischer, Srdjan Glisic, Holger Höhnemann, Andreas Grasser and Hermann Schumacher. SiGe Millimeter-Wave Dynamic Frequency Divider with Enhanced Sensitivity Incorporating a Transimpedance State. *Proceedings of the 2nd European Microwave Integrated Circuits Conference*, pages 84–87, October 2007.
- [59] Lars Landén, Christian Fager and Herbert Zirath. Regenerative GaAs MMIC Frequency Dividers for 28 and 14 GHz. 30th European Microwave Conference, pages 1–3, October 2000.
- [60] Zach Griffith, Mattias Dahlström, and Mark J. W. Rodwell. Ultra High Frequency Static Dividers > 150 GHz in a Narrow Mesa InGaAs/InP DHBT Technology. Proceedings of the 2004 Meeting on Bipolar/BiCMOS Circuits and Technology, pages 176–179, September 2004.